Chapter 13. Physical Layer Interface Controller (PLIC)
13-19
PLIC Registers
13.5.5 B2 Data Transmit Registers (P3B2TR–P0B2TR)
All bits in these registers are read/write and are set on hardware or software reset.
The PLTB2 registers contain four frames of transmit data for port n of channel B2.
(P0B2TR is the B2 channel transmit data for port 0, P1B2TR is B2 transmit for port 1, and
so on.) The data are packed from LSB to MSB.
These registers are aligned on long-word boundaries from MBAR + 0x338 for P0B2TR to
MBAR + 0x344 for P3B2TR. Please refer to Section 13.2.3, “GCI/IDL B- and D-Channel
Bit Alignment” for the frame and bit alignment within the 32-bit word.
13.5.6 D Data Transmit Registers (P3DTR–P0DTR)
All bits in these registers are read/write and are set on hardware or software reset.
The PLTD registers contain four frames of D-channel transmit data, packed from lsb to
msb, for each of the four physical ports on the MCF5272. P0DTR is the D-channel byte for
port 0, P1DTR the D channel for port 1, and so on.
The four byte-addressable 8-bit registers, P3DTR–P0DTR, are packed to form one 32-bit
register, PLTD. PLTD is aligned on a long-word boundary at MBAR + 0x348 and can be
read as a single 32-bit register. P0DTR is located in the MSB of the PLTD register, P3DTR
is located in the LSB of the PLTD register.
31
24
23
16
Field
Frame0
Frame1
Reset
1111_1111
1111_1111
R/W
Read/Write
15
8
7
0
Field
Frame2
Frame3
Reset
1111_1111
1111_1111
R/W
Read/Write
Addr
MBAR + 0x338 (P0B2TR); 0x33C (P1B2TR); 0x340 (P2B2TR); 0x344 (P3B2TR)
Figure 13-17. B2 Transmit Data Registers P3B2TR–P0B2TR
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...