13-32
MCF5272 User’s Manual
PLIC Registers
13.5.19 D-Channel Status Register (PDCSR)
All bits in this register are read only and are cleared on hardware or software reset. The
register is also cleared after a read operation.
The PDCSR register contains the D-channel status bits for all four ports on the MCF5272.
7
4
3
2
1
0
Field
—
ACK3
ACK2
ACK1
ACK0
Reset
0000_0000
R/W
Read Only
Addr
MBAR + 0x37F
Figure 13-30. GCI C/I Channel Transmit Status Register (PGCITSR)
Table 13-13. PGCITSR Field Descriptions
Bits
Name
Description
7–4
—
Reserved, should be cleared.
3
ACK3
Acknowledge, port 3.
0 Default reset value.
1 Set by the C/I channel controller to indicate that the previous C/I data has
been transmitted in two successive C/I words. The ACK bit is automatically
cleared by the CPU when the PGCITSR register has been read.
2
ACK2
Acknowledge, port 2. See ACK3.
1
ACK1
Acknowledge, port 1. See ACK3.
0
ACK0
Acknowledge, port 0. See ACK3.
7
6
5
4
3
2
1
0
Field
—
DG1
DG0
DC3
DC2
DC1
DC0
Reset
0000_0000
R/W
Read Only
Addr
MBAR + 0x383
Figure 13-31. D-Channel Status Register (PDCSR)
Table 13-14. PDCSR Field Descriptions
Bits
Name
Description
7–6
—
Reserved, should be cleared.
5
DG1
D-channel grant, port 1.
0 Default reset value.
1 In IDL mode, indicates the status of DGRANT. When the external DGNT has a logic 1,
the corresponding DG1/DG0 bit is set. In GCI mode, DG1 and DG0 reflects the
inverted value of the SCIT bit. The significance of this bit is the same in IDL or GCI
mode, that is, in IDL mode when the DG bit is set, the D channel is granted. In GCI
mode when the DG bit is set, this corresponds to the GO condition. In both cases the D
channel is granted and communication may commence.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...