Chapter 13. Physical Layer Interface Controller (PLIC)
13-7
GCI/IDL Block
(P3B2TR–P0B2TR),” for more information about some of these registers.
.
Figure 13-6. B-Channel Unencoded and HDLC Encoded Data
13.2.3.2 B-Channel HDLC Encoded Data
When the incoming B channels contain HDLC encoded data they are presented on the
physical line least significant bit (lsb) first. The Soft HDLC expects the first bit received to
be aligned in the lsb position of a byte, with the last bit received aligned in the msb position.
Because the presentation of HDLC encoded data on the physical interface is lsb (least
significant bit) first for B1 and B2 the lsb is right-aligned in the transmit and receive shift
register, that is, the first bit of the B-channel received is aligned in the lsb position through
to the last received bit of a byte that is aligned in the msb position.
The ordering of the bytes over four frames within the longword register is as for unencoded
data; that is, the first frame is aligned in the MSB through to the fourth frame, which is
aligned in the LSB position. See Figure 13-6.
13.2.3.3 D-Channel HDLC Encoded Data
When the incoming D channels contain HDLC-encoded data, they are presented on the
physical line lsb first. The Soft HDLC expects the first bit received to be aligned in the lsb
DCL
FSR
Din/Dout
Frame 0
Frame 1
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
32-bit B1/B2 Receive/Transmit Registers, PnB1RR, PnB2RR, PnB1TR, PnB2TR
Frame 0
Frame 1
Frame 2
Frame 3
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
B
7
B
6
B
5
B
4
B
3
B
2
B
1
B
0
B
7
B
6
B
5
B
4
B
3
B
2
D
0
D
1
Din/Dout
B 1
B 2
D
B
0
B
1
B
2
B
3
B
4
B
5
B
6
B
7
B
0
B
1
B
2
B
3
B
4
B
5
D
0
D
1
B
0
B
1
B
2
B
3
B
4
B
5
B
6
B
7
Unencoded
HDLC
Encoded
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...