19-34
MCF5272 User’s Manual
JTAG Test Access Port and BDM Debug Port
GCI mode: This pin can be configured as a dedicated input, DIN3, for clocking data into
GCI port 3. DCL1 is twice the bit rate, that is, two clocks per data bit. This is done by setting
a bit in the PLIC module configuration register. Note that the appropriate bits must be set
in the pin configuration register to reassign this spin from the interrupt module to the PLIC
module.
Interrupt mode: This signal can be configured as interrupt input 4.
19.16 JTAG Test Access Port and BDM Debug Port
The MCF5272 supports the Motorola background debug mode (BDM) for ColdFire
processors. It also supports a JTAG test interface.
The following signals do not support JTAG due to the critical timing required to support
SDRAM memory: BS[3:0], RAS0, CAS0, SDCLK, SDCLKE, SDRAMCS/CS7, SDWE,
A10_PRECHG, SDBA[1:0], D[31:0], A[15:0].
19.16.1 Test Clock (TCK/PSTCLK)
JTAG mode: TCK is the dedicated JTAG test logic clock, independent of the CPU system
clock. This input provides a clock for on-board test logic defined by the IEEE 1149.1
standard.
TCK should be grounded if the JTAG port is not used and MTMOD is tied low.
BDM mode: PSTCLK is an output at the same frequency as the CPU clock. It is used for
indicating valid processor status data on the PST and DDATA pins.
19.16.2 Test Mode Select and Force Breakpoint (TMS/BKPT)
JTAG mode: The TMS input controls test mode operations for on-board test logic defined
by the IEEE 1149.1 standard. Connecting TMS to VDD disables the test controller, making
all JTAG circuits transparent to the system.
BDM mode: The hardware breakpoint input, BKPT, requires a 10-K
Ω
pullup resistor.
19.16.3 Test and Debug Data Out (TDO/DSO)
JTAG mode: The TDO output is for shifting data out of the serial data port logic. Shifting
out of data depends on the state of the JTAG controller state machine and the instructions
currently in the instruction register. This data shift occurs on the falling edge of TCK. When
TDO is not outputting data it is placed in a high-impedance state. TDO can also be
three-stated to allow bussed or parallel connections to other devices having JTAG test
access ports.
BDM mode: DSO is the debug data output.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...