Chapter 13. Physical Layer Interface Controller (PLIC)
13-31
PLIC Registers
13.5.17 GCI C/I Channel Transmit Registers
(P3GCIT–P0GCIT)
All bits in these registers are read/write and are cleared on hardware or software reset.
The PLGCIT registers are 8-bit registers containing the monitor channel bits to be
transmitted for each of the four ports on the MCF5272.
13.5.18 GCI C/I Channel Transmit Status Register
(PGCITSR)
All bits in this register are read only and are cleared on hardware or software reset.
The PGCITSR register is an 8-bit register containing the C/I channel status bits for each of
the four transmit ports on the MCF5272.
31
29
28
27
26
25
24
23
21
20
19
18
17
16
Field
—
R
C3
C2
C1
C0
—
R
C3
C2
C1
C0
Chan
PLGCT0
PLGCT1
Reset
0000_0000_0000_0000
R/W
Read/Write
15
13
12
11
10
9
8
7
5
4
3
2
1
0
Field
—
R
C3
C2
C1
C0
—
R
C3
C2
C1
C0
Chan
PLGCT2
PLGCT3
Reset
0000_0000_0000_0000
R/W
Read/Write
Addr
MBAR + 0x378 (PLGCT0), 0x379 (PLGCT1), 0x37A (PLGCT2), 0x37B (PLGCT3)
Figure 13-29. GCI C/I Channel Transmit Registers (P0GCIT–P3GCIT)
Table 13-12. P0GCIT–P3GCIT Field Descriptions
Bits
Name
Description
31–29, 23–21,
15–13, 7–5
—
Reserved, should be cleared.
28, 20, 12, 4
R
Ready. This bit is set, by the CPU to indicate to the C/I channel controller that data is ready
for transmission. The transition of this bit from a 0 to a 1 starts the C/I state machine which
responds with the ACK bit once transmission of two successive C/I words is complete.
This bit is automatically cleared by the GCI controller when it generates a transmit
acknowledge (ACK bit in PGCITSR register). The clearing of this bit by reading this
register also clears the aperiodic GCT interrupt.
27–24, 19–16,
11–8, 3–0
C3–C0
C/I bits. The CPU writes C/I data to be transmitted, on the GCI or SCIT channel 0, into
these positions. The CPU must ensure that this data is not overwritten before it has been
transmitted the required minimum amount of times, that is, so any change is detected and
confirmed by a receiver. A maskable interrupt is generated when this data has been
successfully transmitted
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...