xl
MCF5407 User’s Manual
Organization
— Section 4.3, “SRAM Overview,” describes the MCF5272 on-chip static RAM
(SRAM) implementation. It covers general operations, configuration, and
initialization. It also provides information and examples of how to minimize
power consumption when using the SRAM.
— Section 4.4, “ROM Overview,” describes the MCF5272 on-chip static ROM.
The ROM module contains tabular data that the ColdFire core can access in a
single cycle.
— Section 4.5, “Instruction Cache Overview,” describes the MCF5272 cache
implementation, including organization, configuration, and coherency. It
describes cache operations and how the cache interacts with other memory
structures.
•
Chapter 5, “Debug Support,” describes the Revision A hardware debug support in
the MCF5272.
•
Chapter 6, “System Integration Module (SIM),” describes the SIM programming
model, bus arbitration, power management, and system-protection functions for the
MCF5272.
•
Chapter 7, “Interrupt Controller,” describes operation of the interrupt controller
portion of the SIM. Includes descriptions of the registers in the interrupt controller
memory map and the interrupt priority scheme.
•
Chapter 8, “Chip Select Module,” describes the MCF5272 chip-select
implementation, including the operation and programming model, which includes
the chip-select address, mask, and control registers.
•
Chapter 9, “SDRAM Controller,” describes configuration and operation of the
synchronous DRAM controller component of the SIM, including a general
description of signals involved in SDRAM operations. It provides interface
information for memory configurations using most common SDRAM devices for
both 16- and 32-bit-wide data buses. The chapter concludes with signal timing
diagrams.
•
Chapter 10, “DMA Controller,” provides an overview of the MCF5272’s
one-channel DMA controller intended for memory-to-memory block data transfers.
This chapter describes in detail its signals, registers, and operating modes.
•
Chapter 11, “Ethernet Module,” describes the MCF5272 fast Ethernet media access
controller (MAC). This chapter begins with a feature-set overview, a functional
block diagram, and transceiver connection information for both MII and seven-wire
serial interfaces. The chapter concludes with detailed descriptions of operation and
the programming model.
•
Chapter 12, “Universal Serial Bus (USB),” provides an overview of the USB module
of the MCF5272, including detailed operation information and the USB
programming model. Connection examples and circuit board layout considerations
are also provided.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...