INDEX
Index-4
MCF5272 User’s Manual
module enhancements, 2-14
real-time support, 5-37
taken branch, 5-4
theory, 5-38
Device identification register, 6-11
DMA
address modes, 10-2
byte count register, 10-6
controller registers, 10-2
data transfer types, 10-1
destination address register, 10-6
interrupt register, 10-4
mode register, 10-2
source address register, 10-5
E
Electrical specifications
AC, 23-4
AC timing
debug, 23-12
fast Ethernet, 23-15
GPIO port, 23-25
IEEE 1149.1 (JTAG), 23-27
USB interface, 23-26
clock input and output timing, 23-5
DC, 23-2
DL and GCI interface timing, 23-21
maximum ratings, 23-1
MII async inputs signal timing, 23-17
operating temperature, 23-1
output loading, 23-3
processor bus input timing, 23-5
QSPI, 23-28, 23-29
SDRAM interface timing, 23-13
supply, input voltage, and storage temperature, 23-1
thermal resistance, 23-2
timer module AC timing, 23-18
USART module AC timing, 23-19
Ethernet
address recognition, 11-7
buffer descriptors
CAM interface, 11-6
collision handling, 11-9
control register, 11-12
descriptor active register, 11-15
descriptor ring register
pointer-to-receive, 11-28
pointer-to-transmit, 11-29
error handling, 11-10
FEC initialization, 11-32
FIFO
receive bound register, 11-20
receive start register, 11-20
transmit start register, 11-22
frame
reception, 11-5
transmission, 11-4
hardware initialization, 11-31
hash table
algorithm, 11-8
high register, 11-27
low register, 11-28
initialization sequence, 11-30
internal and external loopback, 11-9
interpacket gap time, 11-9
interrupt
event register, 11-13
mask register, 11-14
vector status register, 11-14
loopbacks, 11-9
maximum frame length register, 11-24
MII
management frame register, 11-17
speed control register, 11-19
module operation, 11-2
programming model, 11-11
RAM perfect match address register
receive buffer size register, 11-30
receive control register, 11-23
transceiver connection, 11-3
transmit
control register, 11-25
descriptor active register, 11-16
FIFO watermark, 11-21
Exception processing
overview, 2-36
processor exceptions, 2-39
stack frame definition, 2-38
Exceptions
Execution timings
miscellaneous, 2-34
one operand, 2-32
two operands, 2-33
External bus interface overview, 1-5
F
Fault-on-fault halt, 5-16
Features overview, 1-1
Frame reception, 11-5
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...