23-18
MCF5272 User’s Manual
PRELIMINARY—SUBJECT TO CHANGE WITHOUT NOTICE
Debug AC Timing Specifications
PRELIMINAR
Y
Figure 23-14. MII Serial Management Channel Timing Diagram
23.4.3 Timer Module AC Timing Specifications
Table 23-15 lists timer module AC timings.
Figure 23-15 shows timer module timings listed in Table 23-15.
Table 23-15. Timer Module AC Timing Specifications
Name
Characteristic
1
1
All timing references to SDCLK are given to its rising edge when bit 3 of the SDRAM control register is 0.
0–66 MHz
Unit
Min
Max
T1
TIN1 cycle time
3T
—
nS
T2
TIN1 valid to SDCLK (setup)
6
—
nS
T3
SDCLK to TIN[1:0] invalid (hold)
0
—
nS
T4
TIN1 pulse width
1T
—
nS
M11
MDC (output)
MDIO (output)
M12
M13
MDIO (input)
M10
M14
M15
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...