CONTENTS
Paragraph
Number
Title
Page
Number
Contents
xi
Ethernet Error-Handling Procedure ............................................................ 11-10
Ethernet Control Register (ECNTRL) ........................................................ 11-12
Interrupt Event Register (I_EVENT).......................................................... 11-13
Interrupt Mask Register (I_MASK)............................................................ 11-14
Interrupt Vector Status Register (IVEC) .................................................... 11-14
Receive Descriptor Active Register (R_DES_ACTIVE) ........................... 11-15
Transmit Descriptor Active Register (X_DES_ACTIVE) ......................... 11-16
MII Management Frame Register (MII_DATA)........................................ 11-17
MII Speed Control Register (MII_SPEED)................................................ 11-19
FIFO Receive Bound Register (R_BOUND) ............................................. 11-20
FIFO Receive Start Register (R_FSTART)................................................ 11-20
Transmit FIFO Watermark (X_WMRK) .................................................... 11-21
FIFO Transmit Start Register (X_FSTART) .............................................. 11-22
Receive Control Register (R_CNTRL)....................................................... 11-23
Maximum Frame Length Register (MAX_FRM_LEN)............................. 11-24
Transmit Control Register (X_CNTRL)..................................................... 11-25
RAM Perfect Match Address Low (ADDR_LOW) ................................... 11-26
RAM Perfect Match Address High (ADDR_HIGH).............................. 11-26
Hash Table High (HASH_TABLE_HIGH)................................................ 11-27
Hash Table Low (HASH_TABLE_LOW) ................................................. 11-28
Pointer-to-Receive Descriptor Ring (R_DES_START) ............................. 11-28
Pointer-to-Transmit Descriptor Ring (X_DES_START) ........................... 11-29
Receive Buffer Size Register (R_BUFF_SIZE) ......................................... 11-30
User Initialization (Prior to Asserting ETHER_EN) .................................. 11-31
User Initialization (after setting ETHER_EN) ....................................... 11-32
Ethernet Receive Buffer Descriptor (RxBD).......................................... 11-34
Ethernet Transmit Buffer Descriptor ...................................................... 11-36
Differences between MCF5272 FEC and MPC860T FEC............................. 11-38
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...