ILLUSTRATIONS
Figure
Number
Title
Page
Number
Illustrations
xxv
Example Setup Time Violation on SDRAM Data Input during Write....................... 9-14
Timing Refinement with True CAS Latency and Inverted SDCLK........................... 9-15
SDRAM Burst Read, 32-Bit Port, Page Miss, Access = 9-1-1-1 ............................... 9-18
SDRAM Burst Read, 32-Bit Port, Page Hit, Access = 5-1-1-1 .................................. 9-19
SDRAM Burst Write, 32-Bit Port, Page Miss, Access = 7-1-1-1 .............................. 9-20
SDRAM Burst Write, 32-Bit Port, Page Hit, Access = 3-1-1-1 ................................. 9-21
MII Management Frame Register (MII_DATA)...................................................... 11-17
Maximum Frame Length Register (MAX_FRM_LEN)........................................... 11-24
RAM Perfect Match Address Low (ADDR_LOW) ................................................. 11-26
RAM Perfect Match Address High (ADDR_HIGH)................................................ 11-27
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...