Chapter 21. IEEE 1149.1 Test Access Port (JTAG)
21-1
Chapter 21
IEEE 1149.1 Test Access Port (JTAG)
This chapter describes the dedicated user-accessible test logic implemented on the
MCF5272. This test logic complies fully with the IEEE 1149.1 Standard Test Access Port
and Boundary Scan Architecture. This chapter describes those items required by the
standard and provides additional information specific to the MCF5272 implementation. For
internal details and sample applications, see the IEEE 1149.1 document.
21.1 Overview
Problems with testing high-density circuit boards led to development of this standard under
the sponsorship of the Test Technology Committee of IEEE and the Joint Test Action Group
(JTAG). The MCF5272 supports circuit board test strategies based on this standard.
The test logic includes a test access port (TAP) consisting a 16-state controller, an
instruction register, and three test registers (a 1-bit bypass register, a 265-bit boundary-scan
register, and a 32-bit ID register). The boundary scan register links the device’s pins into
one shift register. The contents of this register can be found at the ColdFire website at
http://www.motorola.com/semiconductors. Test logic, implemented using static logic
design, is independent of the device system logic. The TAP includes the following
dedicated signals:
•
TCK—Test clock input to synchronize the test logic.
•
TMS—Test mode select input (with an internal pullup resistor) that is sampled on
the rising edge of TCK to sequence the TAP controller's state machine.
•
TDI—Test data input (with an internal pull-up resistor) that is sampled on the rising
edge of TCK.
•
TDO—three-state test data output that is actively driven in the shift-IR and shift-DR
controller states. TDO changes on the falling edge of TCK.
These signals, described in detail in Table 21-1, are enabled by negating the Motorola test
mode signal (MTMOD). TRST is not provided
because TAP pins are reset by an internal
power-on reset circuit.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...