About This Book
xli
Organization
The USB Specification, Revision 1.1 is a recommended supplement to this chapter.
It can be downloaded from http://www.usb.org. Chapter 2 of this specification,
Terms and Abbreviations, provides definitions of many of the words found here.
•
Chapter 13, “Physical Layer Interface Controller (PLIC),” provides detailed
information about the MCF5272’s physical layer interface controller, a module
intended to support ISDN applications. The chapter begins with a description of
operation and a series of related block diagrams starting with a high-level overview.
Each successive diagram depicts progressively more internal detail. The chapter
then describes timing generation and the programming model and concludes with
three application examples.
•
Chapter 14, “Queued Serial Peripheral Interface (QSPI) Module,” provides a
feature-set overview and description of operation, including details of the QSPI’s
internal RAM organization. The chapter concludes with the programming model
and a timing diagram.
•
Chapter 15, “Timer Module,” describes configuration and operation of the four
general-purpose timer modules, timer 0, 1, 2 and 3.
•
Chapter 16, “UART Modules,” describes the use of the universal
asynchronous/synchronous receiver/transmitters (UARTs) implemented on the
MCF5272, including example register values for typical configurations.
•
Chapter 17, “General Purpose I/O Module,” describes the operation and
programming model of the three general purpose I/O (GPIO) ports on the
MCF5272. The chapter details pin assignment, direction-control, and data registers.
•
Chapter 18, “Pulse Width Modulation (PWM) Module,” describes the configuration
and operation of the pulse width modulation (PWM) module. It includes a block
diagram, programming model, and timing diagram.
•
Chapter 19, “Signal Descriptions,” provides a listing and brief description of all the
MCF5272 signals. Specifically, it shows which are inputs or outputs, how they are
multiplexed, and the state of each signal at reset. The first listing is organized by
function, with signals appearing alphabetically within each functional group. This is
followed by a second listing sorted by pin number.
•
Chapter 20, “Bus Operation,” describes the functioning of the bus for data-transfer
operations, error conditions, bus arbitration, and reset operations. It includes
detailed timing diagrams showing signal interaction. Operation of the bus is defined
for transfers initiated by the MCF5272 as a bus master. The MCF5272 does not
support external bus masters. Note that Chapter 9, “SDRAM Controller,” describes
DRAM cycles.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...