Chapter 9. SDRAM Controller
9-1
Chapter 9
SDRAM Controller
This chapter describes configuration and operation of the synchronous DRAM controller
component of the SIM including a general description of signals involved in SDRAM
operations. It provides interface information for memory configurations using most
common SDRAM devices for both 16- and 32-bit wide data buses. The chapter concludes
with signal timing diagrams.
9.1 Overview
The MCF5272 incorporates an SDRAM controller, whose main features are as follows:
•
Glueless interface to a variety of JEDEC-compliant SDRAM devices.
•
MCF5272 data bus width of 16 or 32 bits to SDRAM memory array
•
16- to 256-Mbit device support
•
Dedicated bank address pins to provide pin out compatibility for different SDRAM
sizes with a single printed circuit board layout
•
Page size from 256–1024 column address locations
•
6-1-1-1 timing for burst-read; 3-1-1-1 timing for burst-write accesses (assuming a
page hit at 66 MHz)
•
CAS latencies of 1 and 2
•
Up to four concurrently activated banks
•
SDRAM power down and self refresh
•
Refresh timer prescaler supports system clock down to 5 MHz maintaining a
15.6-µS refresh cycle
•
Auto initialization of SDRAM
9.2 SDRAM Controller Signals
The SDRAM controller provides all required signals for glueless interfacing to a variety of
JEDEC-compliant SDRAM devices. RAS/CAS address multiplexing and the SDRAM pin
A10 auto-precharge function is software configurable for different page sizes. To maintain
refresh capability without conflicting with concurrent accesses on the address and data
buses, RAS0, CAS0, SDWE, SDBA[0:1], SDCLKE, A10_PRECHG, and the SDRAM
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...