19-24
MCF5272 User’s Manual
USB Module Signals and PA[6:0]
19.10.6 USB Transmitter Output Enable (USB_TxEN/PA5)
USB mode: USB_TxEN enables the transceiver to transmit data on the bus. It requires a
4.7-K
Ω
pullup resistor to ensure that the external USB Tx driver is off between the
MCF5272 coming out of reset and initializing the port A pin configuration register.
Port A mode: This pin can also be configured as the PA5 I/O.
19.10.7 USB Rx Data Output (USB_RxD/PA6)
USB mode: USB_RxD is the receive data output from the differential receiver inputs
USB_RN and USB_RP.
Port A mode: This pin can also be configured as the PA6 I/O.
19.10.8 USB_D+ and USB_D-
USB_D+ and USB_D- are the on-chip USB interface transceiver signals. When these
signals are enabled, the USB module uses them to communicate to an external USB bus.
When not used, each signal should be pulled to VDD using a 4.7-K
Ω
resistor.
19.10.9 USB_CLK
USB_CLK is used to connect an external 48-MHz oscillator to the USB module. When this
pin is tied to GND or VDD, the USB module automatically uses the internal CPU clock. In
this case the CLKIN must be 48 MHz if the system is to use the USB function.
19.10.10 INT1/USB Wake-on-Ring (USB_WOR)
The USB module allows for INT1 to generate the USB wake-on-ring signal to the USB host
controller. This function is enabled by a control bit in the USB module. WOR is provided
to allow the CPU and the USB interface to be woken up when in power down mode. This
occurs when the USB controller detects a resume state at the USB inputs.
The interrupt output of an ISDN transceiver, such as the MC145574, can be connected to
INT1/USB_WOR. Before putting the device into sleep mode, the USB module’s wake on
ring function can be enabled, the INT1 interrupt can be disabled, and USB power-down
modes can be enabled along with its interrupt. Then when the ISDN transceiver is activated,
its interrupt request can generate the USB wake on ring signal, which causes the host
controller on the PC to initiate USB traffic to the device. This in turn causes the USB
module to wake up the CPU. Note that USB_WOR, when configured by setting
USBEPCTL0[WOR_EN], is level-sensitive.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...