Chapter 19. Signal Descriptions
19-21
Interrupt Request Inputs (INT[6:1])
19.6.2 DRESETEN
DRESETEN is asserted to indicate that the SDRAM controller is to be reset whenever
RSTI asserts. If DRESETEN is high, RSTI does not affect the SDRAM controller, which
continues to refresh external memory. This is useful for debug situations where a reset of
the device is required without losing data located in SDRAM. DRESETEN is normally tied
high or low depending on system requirements. It should never be tied to RSTI or RSTO.
19.6.3 CPU External Clock (CLKIN)
CLKIN should be connected to an external clock oscillator. The CLKIN input frequency
can range from DC to 66 MHz. The frequency input to this signal must be greater than twice
the frequency applied at E_Tx CLK. The clock frequency applied to CLKIN must exceed
24 MHz when the system uses a USB peripheral.
19.6.4 Reset Output (RSTO)
Reset output (RSTO) is driven low for 128 CPU clocks when the soft reset bit of the system
configuration register (SCR[SOFTRST]) is set. It is driven low for 32K CPU clocks when
the software watchdog timer times out or when a low input level is applied to RSTI.
19.7 Interrupt Request Inputs (INT[6:1])
The six interrupt request inputs (INT[6:1]) can generate separate, maskable interrupts on
negative edge (high to low) or positive edge (low to high) transitions. In addition to the
triggering edge being programmable, the priority can also be programmed. Each interrupt
input has a separate programmable interrupt level.
After a device reset, INT[4:1] are enabled but the function is masked. INT4/DIN3 function
can be changed by software. INT[3:1] functions are always assigned to dedicated pins.
Interrupts INT[6:4] are multiplexed with other functions as follows:
•
DGNT1_INT6/PA15_INT6
•
INT5/URT1_RTS
•
INT4/DIN3
INT1 is also internally connected to the USC_WOR function.
The INT6 function is always available regardless of the other functions enabled on this pin.
19.8 General-Purpose I/O (GPIO) Ports
Each of the three GPIO ports is 16 bits wide. Each port line can be individually configured
as input or output. Except where indicated, each pin function is independently selectable
between the corresponding port pin or the other functions that may be multiplexed onto the
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...