Chapter 13. Physical Layer Interface Controller (PLIC)
13-27
PLIC Registers
13.5.13 GCI Monitor Channel Transmit Registers
(P0GMT–P3GMT)
All bits in these registers are read/write and are cleared on hardware or software reset.
The PLGMT registers are 16 bit register containing the control and monitor channel bits to
be transmitted for each of the four ports on the MCF5272.
A byte of monitor channel data to be transmitted on a certain port is put into an associated
register using the format shown in Figure 13-25. A maskable interrupt is generated when
this byte of data has been successfully transmitted.
8
MC
Monitor change.
0 Default at reset.
1 Indicates to the CPU that the monitor channel data byte written to the respective
PLGMR register has changed and that the data is available for processing.
Automatically cleared by the CPU when the PLGMR register has been read.
Clearing this bit by reading this register also clears the aperiodic GMR interrupt.
7–0
M
Monitor channel data byte.
15
10
9
8
7
0
Field
—
L
R
M
Reset
0000_0000_0000_0000
R/W
Read/Write
Addr
MBAR + 0x368 (P0GMT); 0x36A (P1GMT); 0x36C (P2GMT); 0x36E (P3GMT)
Figure 13-25. GCI Monitor Channel Transmit Registers (P0GMT–P3GMT)
Table 13-8. P0GMT–P3GMT Field Descriptions
Bits
Name
Description
15–10
—
Reserved, should be cleared.
9
L
Last.
0 Default reset value
1 Set by the CPU. Indicates to the monitor channel controller to transmit the end of message signal
on the E bit. Both PnGMT[L] and PnGMT[R] must be set for the monitor channel controller to send
the end of message signal. PnGMT[M7:0] are ignored and 0xFF is sent with the end of message
condition necessitating sending the monitor channel information using PnGMT[R] to control the
monitor channel transmitter, followed at the end of the frame by setting PnGMT[L] and PnGMT[R].
The L bit is automatically cleared by the GCI controller.
8
R
Ready.
0 Default reset value.
1 Set by the CPU. Indicate to the monitor channel controller that a byte of data is ready for
transmission. Automatically cleared by the GCI controller when it generates a transmit
acknowledge (ACK bit in PGMTS register) or when the L bit is reset.
7–0
M
Monitor channel data byte. Written by the CPU when a byte is ready for transmission.
Table 13-7. P0GMR–P3GMR Field Descriptions
Bits
Name
Description
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...