Chapter 13. Physical Layer Interface Controller (PLIC)
13-13
PLIC Timing Generator
Therefore, given a CLKIN of 66 MHz, the maximum frequency which can be synthesized
with acceptable jitter is approximately 3.3 MHz.
The clock generator uses a 14-bit counter to divide CLKIN. This limits the reference
clock’s minimum frequency to CLKIN divided by 16,384.
To summarize these two points:
•
Synthesized clock x 20 < CLKIN
(Recommended)
•
Reference clock > CLKIN / 16,384
(Required)
The control of the clock generator block is provided through the PCSR register detailed in
Section 13.5.22, “Clock Select Register (PCSR).”
The process is illustrated by this example. Suppose the following:
•
CPU clock = 66 MHz
•
Reference clock = 64 KHz
•
Synthesized clock = 1.024 MHz
The appropriate reference clock is selected by programming PLCLKSEL[CKI1, CKI0],
Section 13.5.22, “Clock Select Register (PCSR).” The multiplication factor is 16
(1.024 MHz / 64 KHz) and is specified by PLCLKSEL[CMULT0-2]. The division ratio
between the synthesized clock (GDCL), 1.024 MHz, and the synthesized frame sync
(Gen_FSC) must be set. (A Gen_FSC of 8 KHz is assumed). This division ratio is selected
by means of FDIV[2-0]. Finally, the clock generation block should be taken out of bypass
by setting PCSR[NBP].
The above settings can be made by a single write of the 16-bit value 0x802B to PCSR.
The following restrictions should be observed when using the clock generator module:
•
The smallest multiplication factor is 2.
•
CLKIN should be significantly greater than (> 20 times) the synthesized clock.
Figure 13-11 and Figure 13-12 show the connectivity and relationship of the timing signals
within the PLIC block.
13.3.2 Super Frame Sync Generation
Figure 13-11 shows the generation of the 2-KHz super frame sync. The choice of either
FSC0 or FSC1 is possible using P1CR[FSM]. This allows either the port 0 or port 1 timing
to be used to generate the 2-KHz super frame sync interrupt. The SFSC block then divides
this accordingly. When P1CR[FSM] is set, FSC1 is the source of the super frame sync. In
case P1CR[MS] is 0 (that is, port 1 is in slave mode), the interrupt is ultimately driven by
an external source. In case the M/S bit is 1 (that is, port 1 is in master mode), FSC1
ultimately comes from port 0.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...