13-16
MCF5272 User’s Manual
PLIC Registers
13.5 PLIC Registers
Any bits in the following registers marked 0 have no function. When the register is a
read/write register, these bits should be cleared.
Some registers are described that control more than one port. In these cases, parentheses
indicates to which port the control bits relate; for example, LM0(0) is the LM0 bit for
port 0.
13.5.1 B1 Data Receive Registers (P0B1RR–P3B1RR)
All bits in these registers are read only and are set on hardware or software reset.
The PnB1RRs contain the last four frames of data received on channel B1. (P0B1RR is the
B1 channel data for port 0, P1B1RR is B1 for port 1, and so on.) The data are packed from
the least significant byte (LSB), up to the most significant byte (MSB).
These registers are aligned on longword boundaries from MBAR + 0x300 for P0B1RR to
MBAR + 0x30C for P3B1RR. See Section 13.2.3, “GCI/IDL B- and D-Channel Bit
Alignment,” for the frame and bit alignment within the 32-bit word.
0x036C
Port2 GCI monitor Tx (P2GMT)
Port3 GCI monitor Tx (P3GMT)
0x0370
Reserved
GCI monitor Tx status
(PGMTS)
GCI monitor Tx abort
(PGMTA)
Reserved
0x0374
Port0 GCI C/I Rx
(P0GCIR)
Port1 GCI C/I Rx
(P1GCIR)
Port2 GCI C/I Rx
(P2GCIR)
Port3 GCI C/I Rx
(P3GCIR)
0x0378
Port0 GCI C/I Tx
(P0GCIT)
Port1 GCI C/I Tx
(P1GCIT)
Port2 GCI C/I Tx
(P2GCIT)
Port3 GCI C/I Tx
(P3GCIT)
0x037C
Reserved
GCI C/I Tx status
(PGCITSR)
0x0380
GCI C/I D-Channel
status (PDCSR)
0x0384
Port0 periodic status (P0PSR)
Port1 periodic status (P1PSR)
0x0388
Port2 periodic status (P2PSR)
Port3 periodic status (P3PSR)
0x038C
Aperiodic Interrupt status register (PASR)
Reserved
Loop back Control
(PLCR)
0x0390
Reserved
D-Channel Request (PDRQR)
0x0394
Port0 Sync Delay (P0SDR)
Port1 Sync Delay (P1SDR)
0x0398
Port2 Sync Delay (P2SDR)
Port3 Sync Delay (P3SDR)
0x039C
Reserved
Clock Select (PCSR)
Table 13-1. PLIC Module Memory Map (Continued)
MBAR
Offset
[31:24]
[23:16]
[15:8]
[7:0]
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...