13-24
MCF5272 User’s Manual
PLIC Registers
13.5.10 Periodic Status Registers (P0PSR–P3PSR)
All bits in these registers are read only and are set on hardware or software reset.
PLPSRn are 16-bit registers containing the interrupt status information for the B- and
D-channel transmit and receive registers for each of the four ports on the MCF5272.
15
12
11
10
9
8
7
6
5
4
3
2
1
0
P0PSR–3
—
DTUE B2TUE B1TUE DROE B2ROE B1ROE DTDE B2TDE B1TDE DRDF B2RDE B1RDF
Reset
0000_0000_0000_0000
R/W
Read Only
Addr
MBAR + 0x384 (P0PSR); 0x386 (P1PSR); 0x388 (P2PSR); 0x38A (P3PSR)
Figure 13-22. Periodic Status Registers (P0PSR–P3PSR)
Table 13-5. P0PSR–P3PSR Field Descriptions
Bits
Name
Description
15–12
—
Reserved, should be cleared.
11
DTUE
D data transmit underrun error. This bit is set when the data in the PLTD transmit data
register for the respective port was transferred to the transmit shadow register, which was
already empty indicated by DTDE. DTUE is automatically cleared, when the PLPSR
register has been read by the CPU.
10
B2TUE
B2 data transmit underrun error. This bit is set when the data in the PLTB2 transmit data
register for the respective port was transferred to the transmit shadow register, which was
already empty indicated by B2TDE. B2TUE is automatically cleared when the PLPSR
register has been read by the CPU.
9
B1TUE
B1 data transmit underrun error. This bit is set when the data in the PLTB1 transmit data
register for the respective port was transferred to the transmit shadow register, which was
already empty indicated by B1TDE. B1TUE is automatically cleared when the PLPSR
register has been read by the CPU.
8
DROE
D-Channel data receive overrun error. This bit is set when the data in the D receive
shadow register for the respective port has been transferred to the receive data register
PLRD, which was already full indicated by DRDF. DROE is automatically cleared when the
PLPSR register has been read by the CPU.
7
B2ROE
B2 data receive overrun error. This bit is set when the data in the B2 receive shadow
register for the respective port has been transferred to the receive data register PLRB2,
which was already full indicated by B2RDF. B2ROE is automatically cleared when the
PLPSR register has been read by the CPU.
6
B1ROE
B1 data receive overrun error. This bit is set when the data in the B1 receive shadow
register for the respective port has been transferred to the receive data register PLRB1,
which was already full indicated by B1RDF. B1ROE is automatically cleared when the
PLPSR register has been read by the CPU. Note: Overrun and Underrun conditions are
caused by the B and/or D-channel receive or transmit data registers not being read or
written prior to a 2-KHz super frame arriving.
5
DTDE
D data transmit data empty. This bit is set when the data in the PLTD transmit data register
for the respective port has been transferred to the transmit shadow register. This bit is
cleared when the CPU writes data to PLTD.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...