Chapter 6. System Integration Module (SIM)
6-7
Programming Model
Figure 6-4. System Protection Register (SPR)
Table 6-4 describes SPR fields.
6.2.5 Power Management Register (PMR)
The power management register (PMR), Figure 6-5, is used to control the various
low-power options including low-power sleep, low-power stop, and powering down
individual on-chip modules.
15
14
13
12
11
10
9
8
Field
ADC
WPV
SMV
PE
HWT
RPV
EXT
SUV
Reset
0000_0000
R/W
R/W
7
6
5
4
3
2
1
0
Field ADCEN
WPVEN
SMVEN
PEEN
HWTEN
RPVEN
EXTEN
SUVEN
Reset
0000_1011
R/W
R/W
Address
MBAR + 0x006
Table 6-4. SPR Field Descriptions
Bits
Fields
Description
15, 7
ADC,
ADCEN
Address decode conflict. This bit is set when an address matches against two chip selects. If
ADCEN is also set, the bus cycle is terminated with an access error exception.
14, 6
WPV,
WPVEN
Write protect violation. This bit is set when a write access is attempted to an area for which the
chip select is set to read only. If WPVEN is also set, the bus cycle is terminated with an access
error exception.
13, 5
SMV,
SMVEN
Stopped module violation. This bit is set when an access is attempted to an on-chip peripheral
whose clock has been stopped. If SMVEN is also set, the bus cycle is terminated with an access
error exception.
12, 4
PE, PEEN Peripheral error. This bit is set when an access to an on-chip peripheral is terminated with a
transfer error. If PEEN is also set, the bus cycle is terminated with an access error exception.
11, 3
HWT,
HWTEN
Hardware watchdog timeout. This bit is set when the hardware watchdog timer has reached its
programmed timeout value. If HWTEN is also set, the bus cycle is terminated with an access
error exception.
10, 2
RPV,
RPVEN
Read protect violation. This bit is set when a read access is attempted to an area for which the
chip select is set to write only. If RPVEN is also set, the bus cycle is terminated with an access
error exception.
9, 1
EXT,
EXTEN
External transfer error. This bit is set when an external transfer error is reported to the SIM on
TEA. If EXTEN is also set, the bus cycle is terminated with an access error exception.
8, 0
SUV,
SUVEN
Supervisor/user violation. This bit is set when a user mode access is attempted to an area for
which the chip select is set to supervisor only. If SUVEN is also set, the bus cycle is terminated
with an access error exception.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...