Chapter 19. Signal Descriptions
19-29
Physical Layer Interface Controller TDM Ports
19.14.6 Synchronous Peripheral Chip Select 2
(QSPI_CS2/URT1_CTS)
See Section 19.15.1.5, “UART1 CTS (URT1_CTS/QSPI_CS2).”
19.14.7 Synchronous Peripheral Chip Select 3
(PA7/DOUT3/QSPI_CS3)
19.15.3.3, “QSPI_CS3, Port 3 GCI/IDL Data Out 3, PA7
See description for GPIO ports.
QSPI_CS3 can be programmed to be active high or low.
19.15 Physical Layer Interface Controller TDM Ports
The MCF5272 has four dedicated physical layer interface ports for connecting to external
ISDN transceivers, CODECs and other peripherals. There are three sets of pins for these
interfaces. Port 0 has its own dedicated set of pins. Ports 1, 2, and 3 share a set of pins.
Port 3 can also be configured to use a dedicated pin set. Ports 1, 2, and 3 always share the
same data clock, (DCL).
19.15.1 GCI/IDL TDM Port 0.
This section describes signals used by the PLIC module port 0 interface.
19.15.1.1 Frame Sync (FSR0/FSC0/PA8)
IDL mode: FSR0 is an input for the 8-KHz frame sync for port 0.
GCI mode: FSC0 is an input for the 8-KHz frame sync for port 0. It is active high in this
mode. Normally the GCI FSC signal is two clocks wide and is aligned with the first
B-channel bit of the GCI frame. Many U-interface devices including the MC145572 and
MC145576 change the width of FSC to one clock every 12 mS. This indicates U-interface
super frame boundary.
Port A mode: This pin can be independently configured as PA8.
19.15.1.2 D-Channel Grant (DGNT0/PA9)
IDL mode: This pin can be independently configured as the input, DGNT0, used by a
layer-one ISDN S/T transceiver to indicate that D-channel access has been granted.
Port A mode: This pin can be independently configured as I/O pin PA9.
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...