1076
R
P1nDDR
C
Q
D
Reset
WDDR1
Reset
WDR1
R
P1nDR
C
Q
D
P1n
RDR1
RPOR1
PPG module
TPU module
Pulse output enable
Output compare output/
PWM output enable
Output compare output/
PWM output
Pulse output
External clock input
Input capture input
*
Legend
WDDR1: Write to P1DDR
WDR1:
Write to P1DR
RDR1:
Read P1DR
RPOR1:
Read port 1
n = 2 or 3
Note:
*
Priority order: output compare output/PWM output > pulse output > DR output
Internal data bus
Internal address bus
Figure C-1 (b) Port 1 Block Diagram (Pins P12 and P13)
Summary of Contents for H8S/2645
Page 4: ......
Page 16: ......
Page 58: ...26 ...
Page 110: ...78 ...
Page 120: ...88 ...
Page 132: ...100 ...
Page 160: ...128 ...
Page 172: ...140 ...
Page 418: ...386 ...
Page 444: ...412 ...
Page 530: ...498 ...
Page 562: ...530 ...
Page 642: ...610 ...
Page 662: ...630 ...
Page 688: ...656 ...
Page 756: ...724 ...
Page 784: ...752 ...
Page 812: ...780 ...
Page 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Page 1152: ...1120 ...