Control Registers
2115
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Data Modification Module (DMM)
36.3 Control Registers
This section describes the DMM registers. The registers support 8, 16, and 32-bit writes. The offset is
relative to the associated peripheral select.
provides a summary of the registers and their bits.
The base address of the DMM module registers is FFFF F700h.
Table 36-6. DMM Registers
Offset
Acronym
Register Description
Section
0h
DMMGLBCTRL
DMM Global Control Register
4h
DMMINTSET
DMM Interrupt Set Register
8h
DMMINTCLR
DMM Interrupt Clear Register
0Ch
DMMINTLVL
DMM Interrupt Level Register
10h
DMMINTFLG
DMM Interrupt Flag Register
14h
DMMOFF1
DMM Interrupt Offset 1 Register
18h
DMMOFF2
DMM Interrupt Offset 2 Register
1Ch
DMMDDMDEST
DMM Direct Data Mode Destination Register
20h
DMMDDMBL
DMM Direct Data Mode Blocksize Register
24h
DMMDDMPT
DMM Direct Data Mode Pointer Register
28h
DMMINTPT
DMM Direct Data Mode Interrupt Pointer Register
2Ch, 3Ch, 4Ch, 5Ch
DMMDESTxREG1
DMM Destination x Region 1
30h, 40h, 50h, 60h
DMMDESTxBL1
DMM Destination x Blocksize 1
34h, 44h, 54h, 64h
DMMDESTxREG2
DMM Destination x Region 2
38h, 48h, 58h, 68h
DMMDESTxBL2
DMM Destination x Blocksize 2
6Ch
DMMPC0
DMM Pin Control 0
70h
DMMPC1
DMM Pin Control 1
74h
DMMPC2
DMM Pin Control 2
78h
DMMPC3
DMM Pin Control 3
7Ch
DMMPC4
DMM Pin Control 4
80h
DMMPC5
DMM Pin Control 5
84h
DMMPC6
DMM Pin Control 6
88h
DMMPC7
DMM Pin Control 7
8Ch
DMMPC8
DMM Pin Control 8