10
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
16.1
Overview
...................................................................................................................
16.1.1
Feature List
......................................................................................................
16.1.2
Block Diagram
...................................................................................................
16.2
Module Operation
.........................................................................................................
16.2.1
Reset Behavior
..................................................................................................
16.2.2
ERROR Pin Timing
.............................................................................................
16.2.3
Forcing an Error Condition
....................................................................................
16.3
Recommended Programming Procedure
..............................................................................
16.4
ESM Control Registers
...................................................................................................
16.4.1
ESM Enable ERROR Pin Action/Response Register 1 (ESMEEPAPR1)
...............................
16.4.2
ESM Disable ERROR Pin Action/Response Register 1 (ESMDEPAPR1)
..............................
16.4.3
ESM Interrupt Enable Set/Status Register 1 (ESMIESR1)
................................................
16.4.4
ESM Interrupt Enable Clear/Status Register 1 (ESMIECR1)
.............................................
16.4.5
ESM Interrupt Level Set/Status Register 1 (ESMILSR1)
..................................................
16.4.6
ESM Interrupt Level Clear/Status Register 1 (ESMILCR1)
...............................................
16.4.7
ESM Status Register 1 (ESMSR1)
...........................................................................
16.4.8
ESM Status Register 2 (ESMSR2)
...........................................................................
16.4.9
ESM Status Register 3 (ESMSR3)
...........................................................................
16.4.10
ESM ERROR Pin Status Register (ESMEPSR)
..........................................................
16.4.11
ESM Interrupt Offset High Register (ESMIOFFHR)
......................................................
16.4.12
ESM Interrupt Offset Low Register (ESMIOFFLR)
.......................................................
16.4.13
ESM Low-Time Counter Register (ESMLTCR)
...........................................................
16.4.14
ESM Low-Time Counter Preload Register (ESMLTCPR)
................................................
16.4.15
ESM Error Key Register (ESMEKR)
........................................................................
16.4.16
ESM Status Shadow Register 2 (ESMSSR2)
.............................................................
16.4.17
ESM Influence ERROR Pin Set/Status Register 4 (ESMIEPSR4)
.....................................
16.4.18
ESM Influence ERROR Pin Clear/Status Register 4 (ESMIEPCR4)
..................................
16.4.19
ESM Interrupt Enable Set/Status Register 4 (ESMIESR4)
.............................................
16.4.20
ESM Interrupt Enable Clear/Status Register 4 (ESMIECR4)
...........................................
16.4.21
ESM Interrupt Level Set/Status Register 4 (ESMILSR4)
................................................
16.4.22
ESM Interrupt Level Clear/Status Register 4 (ESMILCR4)
.............................................
16.4.23
ESM Status Register 4 (ESMSR4)
.........................................................................
16.4.24
ESM Influence ERROR Pin Set/Status Register 7 (ESMIEPSR7)
.....................................
16.4.25
ESM Influence ERROR Pin Clear/Status Register 7 (ESMIEPCR7)
..................................
16.4.26
ESM Interrupt Enable Set/Status Register 7 (ESMIESR7)
.............................................
16.4.27
ESM Interrupt Enable Clear/Status Register 7 (ESMIECR7)
...........................................
16.4.28
ESM Interrupt Level Set/Status Register 7 (ESMILSR7)
................................................
16.4.29
ESM Interrupt Level Clear/Status Register 7 (ESMILCR7)
.............................................
16.4.30
ESM Status Register 7 (ESMSR7)
.........................................................................
17
Real-Time Interrupt (RTI) Module
........................................................................................
17.1
Overview
...................................................................................................................
17.1.1
Features
..........................................................................................................
17.1.2
Industry Standard Compliance Statement
...................................................................
17.2
Module Operation
.........................................................................................................
17.2.1
Counter Operation
..............................................................................................
17.2.2
Interrupt/DMA Requests
.......................................................................................
17.2.3
RTI Clocking
.....................................................................................................
17.2.4
Synchronizing Timer Events to Network Time (NTU)
......................................................
17.2.5
Digital Watchdog (DWD)
.......................................................................................
17.2.6
Low Power Modes
..............................................................................................
17.2.7
Halting Debug Mode Behaviour
...............................................................................
17.3
RTI Control Registers
....................................................................................................
17.3.1
RTI Global Control Register (RTIGCTRL)
...................................................................