![Texas Instruments TMS570LC4357 Скачать руководство пользователя страница 37](http://html1.mh-extra.com/html/texas-instruments/tms570lc4357/tms570lc4357_technical-reference-manual_1095607037.webp)
37
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
7-16.
Flash Global Error and Status Register (FEDAC_GBLSTATUS) (offset = 1Ch)
.................................
7-17.
Flash Error Detection and Correction Sector Disable Register (FEDACSDIS) (offset = 24h)
..................
7-18.
Primary Address Tag Register (FPRIM_ADD_TAG) (offset = 28h)
................................................
7-19.
Duplicate Address Tag Register (FDUP_ADD_TAG) (offset = 2Ch)
..............................................
7-20.
Flash Bank Protection Register (FBPROT) (offset = 30h)
..........................................................
7-21.
Flash Bank Sector Enable Register (FBSE) (offset = 34h)
.........................................................
7-22.
Flash Bank Busy Register (FBBUSY) (offset = 38h)
.................................................................
7-23.
Flash Bank Access Control Register (FBAC) (offset = 3Ch)
........................................................
7-24.
Flash Bank Power Mode Register (FBPWRMODE) (offset = 40h)
.................................................
7-25.
Flash Bank/Pump Ready Register (FBPRDY) (offset = 44h)
.......................................................
7-26.
Flash Pump Access Control Register 1 (FPAC1) (offset = 48h)
...................................................
7-27.
Flash Module Access Control Register (FMAC) (offset = 50h)
.....................................................
7-28.
Flash Module Status Register (FMSTAT) (offset = 54h)
............................................................
7-29.
EEPROM Emulation Data MSW Register (FEMU_DMSW) (offset = 58h)
........................................
7-30.
EEPROM Emulation Data LSW Register (FEMU_DLSW) (offset = 5Ch)
.........................................
7-31.
EEPROM Emulation ECC Register (FEMU_ECC) (offset = 60h)
..................................................
7-32.
Flash Lock Register (FLOCK) (offset = 64h)
..........................................................................
7-33.
Diagnostic Control Register (FDIAGCTRL) (offset = 6Ch)
..........................................................
7-34.
Raw Address Register (FRAW_ADDR) (offset = 74h)
...............................................................
7-35.
Parity Override Register (FPAR_OVR) (offset = 7Ch)
...............................................................
7-36.
Reset Configuration Valid Register (RCR_VALID) (offset = B4h)
..................................................
7-37.
Crossbar Access Time Threshold Register (ACC_THRESHOLD) (offset = B8h)
................................
7-38.
Flash Error Detection and Correction Sector Disable Register 2 (FEDACSDIS2) (offset = C0h)
..............
7-39.
Lower Word of Reset Configuration Read Register (RCR_VALUE0) (offset = D0h)
............................
7-40.
Upper Word of Reset Configuration Read Register (RCR_VALUE1) (offset = D4h)
............................
7-41.
FSM Register Write Enable Register (FSM_WR_ENA) (offset = 288h)
...........................................
7-42.
EEPROM Emulation Configuration Register (EEPROM_CONFIG) (offset = 2B8h)
.............................
7-43.
FSM Sector Register 1 (FSM_SECTOR1) (offset = 2C0h)
.........................................................
7-44.
FSM Sector Register 2 (FSM_SECTOR2) (offset = 2C4h)
.........................................................
7-45.
Flash Bank Configuration Register (FCFG_BANK) (offset = 400h)
................................................
7-46.
POM Global Control Register (POMGLBCTRL) (offset = 00h)
.....................................................
7-47.
POM Revision ID Register (POMREV) (offset = 04h)
...............................................................
7-48.
POM Flag Register (POMFLG) (offset = 0Ch)
........................................................................
7-49.
POM Region Start Address Register (POMPROGSTARTx) (offset = 200h, 210h,..)
............................
7-50.
POM Overlay Region Start Address Register (POMOVLSTARTx) (offset = 204h, 214h,...)
...................
7-51.
POM Region Size Register (POMREGSIZEx) (offset = 208h, 218h, ...)
..........................................
8-1.
RAM Memory Map
........................................................................................................
8-2.
L2RAMW Module Control Register (RAMCTRL) (offset = 00h)
....................................................
8-3.
L2RAMW Module Error Status Register (RAMERRSTATUS) (offset = 10h)
.....................................
8-4.
L2RAMW Diagnostic Data Vector High Register (DIAG_DATA_VECTOR_H) (offset = 24h)
..................
8-5.
L2RAMW Diagnostic Vector Low Register (DIAG_DATA_VECTOR_L) (offset = 28h)
..........................
8-6.
L2RAMW Diagnostic ECC Vector Register (DIAG_ECC) (offset = 2Ch)
..........................................
8-7.
L2RAMW Module Test Mode Control Register (RAMTEST) (offset = 30h)
.......................................
8-8.
L2RAMW RAM Address Decode Vector Test Register (RAMADDRDEC_VECT) (offset = 38h)
..............
8-9.
L2RAMW Memory Initialization Domain Register (MEMINIT_DOMAIN) (offset = 3Ch)
.........................
8-10.
L2RAMW Bank to Domain Mapping Register0 (BANK_DOMAIN_MAP0) (offset = 44h)
.......................
8-11.
L2RAMW Bank to Domain Mapping Register1 (BANK_DOMAIN_MAP1) (offset = 48h)
.......................
9-1.
PBIST Block Diagram
....................................................................................................
9-2.
PBIST Memory Self-Test Flow Diagram
...............................................................................