Revision History
2204
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Updated register bit names to reflect corresponding message buffer number
.........................
•
: Updated register bit names to reflect corresponding message buffer number
.........................
•
: Updated register bit names to reflect corresponding message buffer number
.........................
•
: Updated paragraph
............................................................................................
•
: Updated paragraph
............................................................................................
•
: Controller Area Network (DCAN) Module
.......................................................................
•
: Updated equation
.....................................................................................................
•
: Updated equation
.....................................................................................................
•
: Changed t
q
= 1 µs
...............................................................................................
•
: Updated equation
.....................................................................................................
•
: Updated equation
.....................................................................................................
•
: Changed subsection
...............................................................................................
•
: Added Core Release Register
........................................................................................
•
: Updated Read/Write value of PER bit to R/C-0
..................................................................
•
: Updated Value column of REC bit to 0-7Fh
........................................................................
•
: Updated Description of REC bit (Values from 0 to 127)
..........................................................
•
: Corrected Value column range of Int1ID and Int0ID bits to 1h-40h
............................................
•
: Corrected Value column range of Message Number bit to 1h-FFh
............................................
•
: Updated Description of Message Number bit. Only values 1h-40h are valid. Values 41h-FFh are
invalid
...................................................................................................................................
•
: Added subsection. Subsequent subsections, figures, and tables renumbered
..........................
•
: Changed Read/Write value of DEFLG_DIAG and SEFLG_DIAG bits to R/W1C-0
.........................
•
: Changed Read/Write value of DEFLG and SEFLG bits to R/W1C-0
.........................................
•
: Corrected Value column range of Message Number bit to 1h-FFh
............................................
•
: Updated Description of Message Number bit. Only values 1h-40h are valid. Values 41h-FFh are
invalid
...................................................................................................................................
•
: Corrected register bit name to ABO_TIME
.......................................................................
•
: Corrected register bit name to ABO_TIME
........................................................................
•
: Corrected Value column range of Message Number bit to 1h-40h
............................................
•
: Updated Description of EoB bit
.....................................................................................
•
: Changed sixth paragraph
......................................................................................
•
: Changed the Func Bit description for Value = 1. (as an input to receive CAN data)
........................
•
: Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin Option (MibSPIP)
....
•
: Global: Updated all VBUSPCLK signals to VCLK
.................................................................
•
: Global: Changed SPISCS to SPICS
................................................................................
•
: Changed SPIENA enabled description in Slave Mode
............................................................
•
: Changed first sentence in second paragraph
..................................................................
•
: Corrected figure title
.................................................................................................
•
: Corrected bits D11-D8 to 1110
.....................................................................................
•
: Corrected figure title
.................................................................................................
•
: Updated first two paragraphs
..................................................................................
•
: Changed sixth sentence. Added T2EDELAY
................................................................
•
: Changed second sentence. Added C2EDELAY
.............................................................
•
: Changed second sentence
...................................................................................
•
: Changed second sentence
...................................................................................
•
: Added SPIPC9 at address offset 68h
...............................................................................
•
: Changed Description of CLKMOD bit for Value = 1. (SPIENA is an input.)
..................................
•
: Corrected Description of SIMODIR0 bit
............................................................................
•
: Updated Description of all bits to clarify that bit is a pull control disable
......................................
•
: Changed Description of TXDATA bit. Added last Note
..........................................................
•
: Added NOTE
......................................................................................................
•
: Updated Description of CSNR and TXDATA bits
................................................................
•
: Added table. Subsequent tables renumbered
....................................................................
•
: Corrected Description of RXEMPTY bit. (SPIBUF to RXDATA)
................................................