66
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
32-51. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) (offset = 8Ch)
..................................
32-52. MAC Input Vector Register (MACINVECTOR) (offset = 90h)
.....................................................
32-53. MAC End Of Interrupt Vector Register (MACEOIVECTOR) (offset = 94h)
......................................
32-54. Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW) (offset = A0h)
............................
32-55. Receive Interrupt Status (Masked) Register (RXINTSTATMASKED) (offset = A4h)
...........................
32-56. Receive Interrupt Mask Set Register (RXINTMASKSET) (offset = A8h)
........................................
32-57. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) (offset = ACh)
..................................
32-58. MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW) (offset = B0h)
..............................
32-59. MAC Interrupt Status (Masked) Register (MACINTSTATMASKED) (offset = B4h)
............................
32-60. MAC Interrupt Mask Set Register (MACINTMASKSET) (offset = B8h)
..........................................
32-61. MAC Interrupt Mask Clear Register (MACINTMASKCLEAR) (offset = BCh)
...................................
32-62. Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) (offset = 100h)
..
32-63. Receive Unicast Enable Set Register (RXUNICASTSET) (offset = 104h)
......................................
32-64. Receive Unicast Clear Register (RXUNICASTCLEAR) (offset = 108h)
..........................................
32-65. Receive Maximum Length Register (RXMAXLEN) (offset = 10Ch)
..............................................
32-66. Receive Buffer Offset Register (RXBUFFEROFFSET) (offset = 110h)
..........................................
32-67. Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH) (offset = 114h)
..........
32-68. Receive Channel
n
Flow Control Threshold Register (RX
n
FLOWTHRESH) (offset = 120h-13Ch)
..........
32-69. Receive Channel
n
Free Buffer Count Register (RX
n
FREEBUFFER) (offset = 140h-15Ch)
.................
32-70. MAC Control Register (MACCONTROL) (offset = 160h)
..........................................................
32-71. MAC Status Register (MACSTATUS) (offset = 164h)
..............................................................
32-72. Emulation Control Register (EMCONTROL) (offset = 168h)
......................................................
32-73. FIFO Control Register (FIFOCONTROL) (offset = 16Ch)
.........................................................
32-74. MAC Configuration Register (MACCONFIG) (offset = 170h)
......................................................
32-75. Soft Reset Register (SOFTRESET) (offset = 174h)
................................................................
32-76. MAC Source Address Low Bytes Register (MACSRCADDRLO) (offset = 1D0h)
..............................
32-77. MAC Source Address High Bytes Register (MACSRCADDRHI) (offset = 1D4h)
..............................
32-78. MAC Hash Address Register 1 (MACHASH1) (offset = 1D8h)
...................................................
32-79. MAC Hash Address Register 2 (MACHASH2) (offset = 1DCh)
...................................................
32-80. Back Off Random Number Generator Test Register (BOFFTEST) (offset = 1E0h)
............................
32-81. Transmit Pacing Algorithm Test Register (TPACETEST) (offset = 1E4h)
.......................................
32-82. Receive Pause Timer Register (RXPAUSE) (offset = 1E8h)
......................................................
32-83. Transmit Pause Timer Register (TXPAUSE) (offset = 1ECh)
.....................................................
32-84. MAC Address Low Bytes Register (MACADDRLO) (offset = 500h)
..............................................
32-85. MAC Address High Bytes Register (MACADDRHI) (offset = 504h)
..............................................
32-86. MAC Index Register (MACINDEX) (offset = 508h)
.................................................................
32-87. Transmit Channel
n
DMA Head Descriptor Pointer Register (TX
n
HDP) (offset = 600h-61Ch)
...............
32-88. Receive Channel
n
DMA Head Descriptor Pointer Register (RX
n
HDP) (offset = 620h-63Ch)
...............
32-89. Transmit Channel
n
Completion Pointer Register (TX
n
CP) (offset = 640h-65Ch)
.............................
32-90. Receive Channel
n
Completion Pointer Register (RX
n
CP) (offset = 660h-67Ch)
..............................
32-91. Statistics Register
.......................................................................................................
33-1.
Capture and APWM Modes of Operation
............................................................................
33-2.
Capture Function Diagram
.............................................................................................
33-3.
Event Prescale Control
.................................................................................................
33-4.
Prescale Function Waveforms
.........................................................................................
33-5.
Continuous/One-shot Block
............................................................................................
33-6.
Counter and Synchronization Block
..................................................................................
33-7.
Interrupts in eCAP Module
.............................................................................................
33-8.
PWM Waveform Details of APWM Mode Operation
................................................................