87
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
23-1.
N2HET RAM Base Addresses
..........................................................................................
23-2.
N2HET RAM Bank Structure
............................................................................................
23-3.
Pin Safe State Upon Parity Error Detection
...........................................................................
23-4.
N2HET Parity Bit Mapping
...............................................................................................
23-5.
Prescale Factor Register Encoding
....................................................................................
23-6.
Interpretation of the 7-Bit HR Data Field
...............................................................................
23-7.
Edge Detection Input Timing for Loop Resolution Instructions
.....................................................
23-8.
Edge Detection Input Timing for High Resolution Instructions
......................................................
23-9.
Input Buffer, Output Buffer, and Pull Control Behavior
..............................................................
23-10. N2HET Pin Disable Feature
.............................................................................................
23-11. Pulse Length Examples for Suppression Filter
.......................................................................
23-12. Interrupt Sources and Corresponding Offset Values in Registers HETOFFx
.....................................
23-13. HWAG Interrupt Sources and Offset Values
........................................................................
23-14. HWAG Interrupt Descriptions
..........................................................................................
23-15. N2HET Registers
........................................................................................................
23-16. Global Configuration Register (HETGCR) Field Descriptions
.....................................................
23-17. Prescale Factor Register (HETPFR) Field Descriptions
...........................................................
23-18. N2HET Current Address (HETADDR) Field Descriptions
.........................................................
23-19. Offset Index Priority Level 1 Register (HETOFF1) Field Descriptions
...........................................
23-20. Interrupt Offset Encoding Format
.....................................................................................
23-21. Offset Index Priority Level 2 Register (HETOFF2) Field Descriptions
...........................................
23-22. Interrupt Enable Set Register (HETINTENAS) Field Descriptions
................................................
23-23. NHET Interrupt Enable Clear (HETINTENAC) Field Descriptions
................................................
23-24. Exception Control Register 1 (HETEXC1) Field Descriptions
.....................................................
23-25. Exception Control Register 2 (HETEXC2) Field Descriptions
.....................................................
23-26. Interrupt Priority Register (HETPRY) Field Descriptions
...........................................................
23-27. Interrupt Flag Register (HETFLG) Field Descriptions
..............................................................
23-28. AND Share Control Register (HETAND) Field Descriptions
.......................................................
23-29. HR Share Control Register (HETHRSH) Field Descriptions
.......................................................
23-30. XOR Share Control Register (HETXOR) Field Descriptions
......................................................
23-31. Request Enable Set Register (HETREQENS) Field Descriptions
................................................
23-32. Request Enable Clear Register (HETREQENC) Field Descriptions
..............................................
23-33. Request Destination Select Register (HETREQDS) Field Descriptions
.........................................
23-34. N2HET Direction Register (HETDIR) Field Descriptions
...........................................................
23-35. N2HET Data Input Register (HETDIN) Field Descriptions
.........................................................
23-36. N2HET Data Output Register (HETDOUT) Field Descriptions
....................................................
23-37. N2HET Data Set Register (HETDSET) Field Descriptions
........................................................
23-38. N2HET Data Clear Register (HETDCLR) Field Descriptions
......................................................
23-39. N2HET Open Drain Register (HETPDR) Field Descriptions
......................................................
23-40. N2HET Pull Disable Register (HETPULDIS) Field Descriptions
..................................................
23-41. N2HET Pull Select Register (HETPSL) Field Descriptions
........................................................
23-42. Parity Control Register (HETPCR) Field Descriptions
..............................................................
23-43. Parity Address Register (HETPAR) Field Descriptions
............................................................
23-44. Parity Pin Register (HETPPR) Field Descriptions
..................................................................
23-45. Known State on Parity Error
...........................................................................................
23-46. Suppression Filter Preload Register (HETSFPRLD) Field Descriptions
.........................................
23-47. Suppression Filter Enable Register (HETSFENA) Field Descriptions
............................................
23-48. Loop Back Pair Select Register (HETLBPSEL) Field Descriptions
...............................................
23-49. Loop Back Pair Direction Register (HETLBPDIR) Field Descriptions
............................................