82
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
19-15. Pending Interrupt Read Location Registers (INTREQ) Field Descriptions
........................................
19-16. Interrupt Enable Set Registers (REQENASET) Field Descriptions
................................................
19-17. Interrupt Enable Clear Registers (REQENACLR) Field Descriptions
.............................................
19-18. Wake-Up Enable Set Registers (WAKEENASET) Field Descriptions
.............................................
19-19. Wake-Up Enable Clear Registers (WAKEENACLR) Field Descriptions
...........................................
19-20. IRQ Interrupt Vector Register (IRQVECREG) Field Descriptions
..................................................
19-21. FIQ Interrupt Vector Register (FIQVECREG) Field Descriptions
...................................................
19-22. Capture Event Register (CAPEVT) Field Descriptions
..............................................................
19-23. Interrupt Control Registers Organization
..............................................................................
19-24. Interrupt Control Registers (CHANCTRL[0:31]) Field Descriptions
................................................
20-1.
DMA Ports to System Resources Mapping
...........................................................................
20-2.
Arbitration According to Priority Queues and Priority Schemes
....................................................
20-3.
DMA Request Line Connection
.........................................................................................
20-4.
Maximum Number of DMA Transactions per Channel in Non-Bypass Mode
.....................................
20-5.
Maximum Number of DMA Transactions per Channel in Bypass Mode
..........................................
20-6.
ECC Mapping
.............................................................................................................
20-7.
DMA Control Registers
...................................................................................................
20-8.
Control Packet Memory Map
............................................................................................
20-9.
Global Control Register (GCTRL) Field Descriptions
................................................................
20-10. Channel Pending Register (PEND) Field Descriptions
..............................................................
20-11. DMA Status Register (DMASTAT) Field Descriptions
...............................................................
20-12. DMA Revision ID Register Description
................................................................................
20-13. HW Channel Enable Set and Status Register (HWCHENAS) Field Descriptions
................................
20-14. HW Channel Enable Reset and Status Register (HWCHENAR) Field Descriptions
............................
20-15. SW Channel Enable Set and Status Register (SWCHENAS) Field Descriptions
................................
20-16. SW Channel Enable Reset and Status Register (SWCHENAR) Field Descriptions
.............................
20-17. Channel Priority Set Register (CHPRIOS) Field Descriptions
......................................................
20-18. Channel Priority Reset Register (CHPRIOR) Field Descriptions
...................................................
20-19. Global Channel Interrupt Enable Set Register (GCHIENAS) Field Descriptions
.................................
20-20. Global Channel Interrupt Enable Reset Register (GCHIENAR) Field Descriptions
..............................
20-21. DMA Request Assignment Register 0 (DREQASI0) Field Descriptions
...........................................
20-22. DMA Request Assignment Register 1 (DREQASI1) Field Descriptions
...........................................
20-23. DMA Request Assignment Register 2 (DREQASI2) Field Descriptions
...........................................
20-24. DMA Request Assignment Register 3 (DREQASI3) Field Descriptions
...........................................
20-25. DMA Request Assignment Register 4 (DREQASI4) Field Descriptions
...........................................
20-26. DMA Request Assignment Register 5 (DREQASI5) Field Descriptions
...........................................
20-27. DMA Request Assignment Register 6 (DREQASI6) Field Descriptions
...........................................
20-28. DMA Request Assignment Register 7 (DREQASI7) Field Descriptions
...........................................
20-29. Port Assignment Register 0 (PAR0) Field Descriptions
.............................................................
20-30. Port Assignment Register 1 (PAR1) Field Descriptions
.............................................................
20-31. Port Assignment Register 2 (PAR2) Field Descriptions
.............................................................
20-32. Port Assignment Register 3 (PAR3) Field Descriptions
.............................................................
20-33. FTC Interrupt Mapping Register (FTCMAP) Field Descriptions
....................................................
20-34. LFS Interrupt Mapping Register (LFSMAP) Field Descriptions
.....................................................
20-35. HBC Interrupt Mapping Register (HBCMAP) Field Descriptions
...................................................
20-36. BTC Interrupt Mapping Register (BTCMAP) Field Descriptions
....................................................
20-37. FTC Interrupt Enable Set Register (FTCINTENAS) Field Descriptions
...........................................
20-38. FTC Interrupt Enable Reset (FTCINTENAR) Field Descriptions
...................................................
20-39. LFS Interrupt Enable Set Register (LFSINTENAS) Field Descriptions
............................................