N2HET Control Registers
1043
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
High-End Timer (N2HET) Module
23.4.33 N2HET Pin Disable Register (HETPINDIS)
N2HET1:
offset = FFF7 B894h;
N2HET2:
offset = FFF7 B994h
Figure 23-88. N2HET Pin Disable Register (HETPINDIS)
31
16
HETPINDIS
R/W-0
15
0
HETPINDIS
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 23-50. NHET Pin Disable Register (HETPINDIS) Field Descriptions
Bit
Field
Value
Description
31-0
HETPINDIS[n]
N2HET Pin Disable Bits
0
Logic low: No affect on the output buffer enable of the pin (is controlled by the value of the
HETDIR[n] bit).
1
Logic high: Output buffer of the pin is enabled if pin nDIS = 1, HET_PIN_ENA = 1, and HETDIR =
1; or disabled if nDIS = 0, HETDIR = 0, or HET_PIN_ENA = 0.