98
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
31-24. I2C Peripheral ID Register 2 (I2CPID2) Field Descriptions
........................................................
31-25. I2C DMA Control Register (I2CDMACR) Field Descriptions
......................................................
31-26. I2C Pin Function Register (I2CPFNC) Field Descriptions
.........................................................
31-27. I2C Pin Direction Register (I2CPDIR) Field Descriptions
..........................................................
31-28. I2C Data Input Register (I2CDIN) Field Descriptions
...............................................................
31-29. I2C Data Output Register (I2CDOUT) Field Descriptions
..........................................................
31-30. I2C Data Set Register (I2CDSET) Field Description
...............................................................
31-31. I2C Data Clear Register (I2CDSET) Field Descriptions
............................................................
31-32. I2C Pin Open Drain Register (I2CPDR) Field Descriptions
........................................................
31-33. I2C Pull Disable Register (I2CPDIS) Field Descriptions
...........................................................
31-34. I2C Pull Select Register (I2CPSEL) Field Descriptions
............................................................
31-35. Input Buffer, Output Buffer, and Pull Control Behavior as GPIO Pins
...........................................
31-36. I2C Pins Slew Rate Select Register (I2CSRS) Field Descriptions
................................................
32-1.
EMAC and MDIO Signals for MII Interface
..........................................................................
32-2.
EMAC and MDIO Signals for RMII Interface
........................................................................
32-3.
MDIO Multiplexing Control
.............................................................................................
32-4.
MII/RMII Multiplexing Control
..........................................................................................
32-5.
Ethernet Frame Description
............................................................................................
32-6.
Basic Descriptor Description
...........................................................................................
32-7.
Receive Frame Treatment Summary
.................................................................................
32-8.
Middle of Frame Overrun Treatment
.................................................................................
32-9.
Emulation Control
.......................................................................................................
32-10. EMAC Control Module Registers
......................................................................................
32-11. EMAC Control Module Revision ID Register (REVID) Field Descriptions
.......................................
32-12. EMAC Control Module Software Reset Register (SOFTRESET)
.................................................
32-13. EMAC Control Module Interrupt Control Register (INTCONTROL)
..............................................
32-14. EMAC Control Module Receive Threshold Interrupt Enable Register (C0RXTHRESHEN)
...................
32-15. EMAC Control Module Receive Interrupt Enable Register (C0RXEN)
...........................................
32-16. EMAC Control Module Transmit Interrupt Enable Register (C0TXEN)
..........................................
32-17. EMAC Control Module Miscellaneous Interrupt Enable Register (C0MISCEN)
................................
32-18. EMAC Control Module Receive Threshold Interrupt Status Register (C0RXTHRESHSTAT)
................
32-19. EMAC Control Module Receive Interrupt Status Register (C0RXSTAT)
........................................
32-20. EMAC Control Module Transmit Interrupt Status Register (C0TXSTAT)
........................................
32-21. EMAC Control Module Miscellaneous Interrupt Status Register (C0MISCSTAT)
..............................
32-22. EMAC Control Module Receive Interrupts Per Millisecond Register (C0RXIMAX)
.............................
32-23. EMAC Control Module Transmit Interrupts Per Millisecond Register (C0TXIMAX)
............................
32-24. Management Data Input/Output (MDIO) Registers
.................................................................
32-25. MDIO Revision ID Register (REVID) Field Descriptions
...........................................................
32-26. MDIO Control Register (CONTROL) Field Descriptions
...........................................................
32-27. PHY Acknowledge Status Register (ALIVE) Field Descriptions
..................................................
32-28. PHY Link Status Register (LINK) Field Descriptions
...............................................................
32-29. MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAW) Field Descriptions
..............
32-30. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED) Field Descriptions
.............
32-31. MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAW) Field Descriptions
.....
32-32. MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED) Field Descriptions
....
32-33. MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET) Field Descriptions
..
32-34. MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR) Field
Descriptions
..............................................................................................................
32-35. MDIO User Access Register 0 (USERACCESS0) Field Descriptions
............................................