![Texas Instruments TMS570LC4357 Скачать руководство пользователя страница 23](http://html1.mh-extra.com/html/texas-instruments/tms570lc4357/tms570lc4357_technical-reference-manual_1095607023.webp)
23
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
28.3.26
Multi-buffer Mode Enable Register (MIBSPIE)
...........................................................
28.3.27
TG Interrupt Enable Set Register (TGITENST)
..........................................................
28.3.28
TG Interrupt Enable Clear Register (TGITENCR)
.......................................................
28.3.29
Transfer Group Interrupt Level Set Register (TGITLVST)
..............................................
28.3.30
Transfer Group Interrupt Level Clear Register (TGITLVCR)
...........................................
28.3.31
Transfer Group Interrupt Flag Register (TGINTFLAG)
.................................................
28.3.32
Tick Count Register (TICKCNT)
...........................................................................
28.3.33
Last TG End Pointer (LTGPEND)
.........................................................................
28.3.34
TGx Control Registers (TGxCTRL)
........................................................................
28.3.35
DMA Channel Control Register (DMAxCTRL)
...........................................................
28.3.36
DMAxCOUNT Register (ICOUNT)
........................................................................
28.3.37
DMA Large Count (DMACNTLEN)
........................................................................
28.3.38
Parity/ECC Control Register (PAR_ECC_CTRL)
........................................................
28.3.39
Parity/ECC Status Register (PAR_ECC_STAT)
.........................................................
28.3.40
Uncorrectable Parity or Double-Bit ECC Error Address Register - RXRAM (UERRADDR1)
......
28.3.41
Uncorrectable Parity or Double-Bit ECC Error Address Register - TXRAM (UERRADDR0)
......
28.3.42
RXRAM Overrun Buffer Address Register (RXOVRN_BUF_ADDR)
.................................
28.3.43
I/O-Loopback Test Control Register (IOLPBKTSTCR)
.................................................
28.3.44
SPI Extended Prescale Register 1 (EXTENDED_PRESCALE1 for SPIFMT0 and SPIFMT1)
....
28.3.45
SPI Extended Prescale Register 2 (EXTENDED_PRESCALE2 for SPIFMT2 and SPIFMT3)
....
28.3.46
ECC Diagnostic Control Register (ECCDIAG_CTRL)
..................................................
28.3.47
ECC Diagnostic Status Register (ECCDIAG_STAT)
...................................................
28.3.48
Single-Bit Error Address Register - RXRAM (SBERRADDR1)
........................................
28.3.49
Single-Bit Error Address Register - TXRAM (SBERRADDR0)
........................................
28.4
Multi-buffer RAM
........................................................................................................
28.4.1
Multi-buffer RAM Auto Initialization
.........................................................................
28.4.2
Multi-buffer RAM Register Summary
.......................................................................
28.4.3
Multi-buffer RAM Transmit Data Register (TXRAM)
......................................................
28.4.4
Multi-buffer RAM Receive Buffer Register (RXRAM)
.....................................................
28.5
Parity\ECC Memory
.....................................................................................................
28.5.1
Example of Parity Memory Organization
...................................................................
28.5.2
Example of ECC Memory Organization
....................................................................
28.6
MibSPI Pin Timing Parameters
........................................................................................
28.6.1
Master Mode Timings for SPI/MibSPI
......................................................................
28.6.2
Slave Mode Timings for SPI/MibSPI
........................................................................
28.6.3
Master Mode Timing Parameter Details
....................................................................
28.6.4
Slave Mode Timing Parameter Details
.....................................................................
29
Serial Communication Interface (SCI)/ Local Interconnect Network (LIN) Module
....................
29.1
Introduction and Features
..............................................................................................
29.1.1
SCI Features
...................................................................................................
29.1.2
LIN Features
...................................................................................................
29.1.3
Block Diagram
.................................................................................................
29.2
SCI
........................................................................................................................
29.2.1
SCI Communication Formats
................................................................................
29.2.2
SCI Interrupts
..................................................................................................
29.2.3
SCI DMA Interface
............................................................................................
29.2.4
SCI Configurations
............................................................................................
29.2.5
SCI Low-Power Mode
........................................................................................
29.3
LIN
.........................................................................................................................
29.3.1
LIN Communication Formats
................................................................................
29.3.2
LIN Interrupts
..................................................................................................
29.3.3
LIN DMA Interface
............................................................................................
29.3.4
LIN Configurations
............................................................................................