FlexRay Module Registers
1304
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
FlexRay Module
Figure 26-68. Trigger Transfer to Communication Controller Set 2 (TTCCS2) [offset_TU = A8h]
31
16
TTCCS2[63-48]
R/WS-0
15
0
TTCCS2[47-32]
R/WS-0
LEGEND: R/W = Read/Write; R = Read only; S = Set; -
n
= value after reset
Table 26-48. Trigger Transfer to Communication Controller Set 2 (TTCCS2) Field Descriptions
Bit
Field
Value
Description
31-0
TTCCS2[
n
]
Trigger Transfer to Communication Controller Set 2. The register bits 0 to 31 correspond to
message buffers 32 to 63. Each bit of the register controls the message buffer transfer to the
communication controller in the following manner.
0
No transfer request.
1
Transfer based on address defined in TBA.
Figure 26-69. Trigger Transfer to Communication Controller Reset 2 (TTCCR2) [offset_TU = ACh]
31
16
TTCCR2
R/WC-0
15
0
TTCCR2
R/WC-0
LEGEND: R/W = Read/Write; R = Read only; C = Clear; -
n
= value after reset
Table 26-49. Trigger Transfer to Communication Controller Reset 2 (TTCCR2) Field Descriptions
Bit
Field
Description
31-0
TTCCR2
Trigger Transfer to Communication Controller Reset 2. The TTCCR2 register shows the identical values to
TTCCS2 if read.