![Texas Instruments TMS570LC4357 Скачать руководство пользователя страница 11](http://html1.mh-extra.com/html/texas-instruments/tms570lc4357/tms570lc4357_technical-reference-manual_1095607011.webp)
11
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
17.3.2
RTI Timebase Control Register (RTITBCTRL)
.............................................................
17.3.3
RTI Capture Control Register (RTICAPCTRL)
..............................................................
17.3.4
RTI Compare Control Register (RTICOMPCTRL)
.........................................................
17.3.5
RTI Free Running Counter 0 Register (RTIFRC0)
.........................................................
17.3.6
RTI Up Counter 0 Register (RTIUC0)
........................................................................
17.3.7
RTI Compare Up Counter 0 Register (RTICPUC0)
........................................................
17.3.8
RTI Capture Free Running Counter 0 Register (RTICAFRC0)
...........................................
17.3.9
RTI Capture Up Counter 0 Register (RTICAUC0)
..........................................................
17.3.10
RTI Free Running Counter 1 Register (RTIFRC1)
........................................................
17.3.11
RTI Up Counter 1 Register (RTIUC1)
......................................................................
17.3.12
RTI Compare Up Counter 1 Register (RTICPUC1)
.......................................................
17.3.13
RTI Capture Free Running Counter 1 Register (RTICAFRC1)
.........................................
17.3.14
RTI Capture Up Counter 1 Register (RTICAUC1)
........................................................
17.3.15
RTI Compare 0 Register (RTICOMP0)
.....................................................................
17.3.16
RTI Update Compare 0 Register (RTIUDCP0)
............................................................
17.3.17
RTI Compare 1 Register (RTICOMP1)
.....................................................................
17.3.18
RTI Update Compare 1 Register (RTIUDCP1)
............................................................
17.3.19
RTI Compare 2 Register (RTICOMP2)
.....................................................................
17.3.20
RTI Update Compare 2 Register (RTIUDCP2)
............................................................
17.3.21
RTI Compare 3 Register (RTICOMP3)
.....................................................................
17.3.22
RTI Update Compare 3 Register (RTIUDCP3)
............................................................
17.3.23
RTI Timebase Low Compare Register (RTITBLCOMP)
.................................................
17.3.24
RTI Timebase High Compare Register (RTITBHCOMP)
................................................
17.3.25
RTI Set Interrupt Enable Register (RTISETINTENA)
....................................................
17.3.26
RTI Clear Interrupt Enable Register (RTICLEARINTENA)
..............................................
17.3.27
RTI Interrupt Flag Register (RTIINTFLAG)
................................................................
17.3.28
Digital Watchdog Control Register (RTIDWDCTRL)
.....................................................
17.3.29
Digital Watchdog Preload Register (RTIDWDPRLD)
.....................................................
17.3.30
Watchdog Status Register (RTIWDSTATUS)
.............................................................
17.3.31
RTI Watchdog Key Register (RTIWDKEY)
................................................................
17.3.32
RTI Digital Watchdog Down Counter (RTIDWDCNTR)
..................................................
17.3.33
Digital Windowed Watchdog Reaction Control (RTIWWDRXNCTRL)
.................................
17.3.34
Digital Windowed Watchdog Window Size Control (RTIWWDSIZECTRL)
............................
17.3.35
RTI Compare Interrupt Clear Enable Register (RTIINTCLRENABLE)
.................................
17.3.36
RTI Compare 0 Clear Register (RTICMP0CLR)
..........................................................
17.3.37
RTI Compare 1 Clear Register (RTICMP1CLR)
..........................................................
17.3.38
RTI Compare 2 Clear Register (RTICMP2CLR)
..........................................................
17.3.39
RTI Compare 3 Clear Register (RTICMP3CLR)
..........................................................
18
Cyclic Redundancy Check (CRC) Controller Module
.............................................................
18.1
Overview
...................................................................................................................
18.1.1
Features
..........................................................................................................
18.1.2
Block Diagram
...................................................................................................
18.2
Module Operation
.........................................................................................................
18.2.1
General Operation
..............................................................................................
18.2.2
CRC Modes of Operation
......................................................................................
18.2.3
PSA Signature Register
........................................................................................
18.2.4
PSA Sector Signature Register
...............................................................................
18.2.5
CRC Value Register
............................................................................................
18.2.6
Raw Data Register
.............................................................................................
18.2.7
Example DMA Controller Setup
...............................................................................
18.2.8
Pattern Count Register
.........................................................................................
18.2.9
Sector Count Register/Current Sector Register
............................................................
18.2.10
Interrupt
.........................................................................................................