56
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
26-71. Trigger Transfer to Communication Controller Reset 3 (TTCCR3) [offset_TU = B4h]
.........................
26-72. Trigger Transfer to Communication Controller Set 4 (TTCCS4) [offset_TU = B8h]
............................
26-73. Trigger Transfer to Communication Controller Reset 4 (TTCCR4) [offset_TU = BCh]
........................
26-74. Enable Transfer on Event to System Memory Set 1 (ETESMS1) [offset_TU = C0h]
..........................
26-75. Enable Transfer on Event to System Memory Reset 1 (ETESMR1) [offset_TU = C4h]
.......................
26-76. Enable Transfer on Event to System Memory Set 2 (ETESMS2) [offset_TU = C8h]
..........................
26-77. Enable Transfer on Event to System Memory Reset 2 (ETESMR2) [offset_TU = CCh]
......................
26-78. Enable Transfer on Event to System Memory Set 3 (ETESMS3) [offset_TU = D0h]
..........................
26-79. Enable Transfer on Event to System Memory Reset 3 (ETESMR3) [offset_TU = D4h]
.......................
26-80. Enable Transfer on Event to System Memory Set 4 (ETESMS4) [offset_TU = D8h]
..........................
26-81. Enable Transfer on Event to System Memory Reset 4 (ETESMR4) [offset_TU = DCh]
......................
26-82. Clear on Event to System Memory Set 1 (CESMS1) [offset_TU = E0h]
.........................................
26-83. Clear on Event to System Memory Reset 1 (CESMR1) [offset_TU = E4h]
.....................................
26-84. Clear on Event to System Memory Set 2 (CESMS2) [offset_TU = E8h]
.........................................
26-85. Clear on Event to System Memory Reset 2 (CESMR2) [offset_TU = ECh]
.....................................
26-86. Clear on Event to System Memory Set 3 (CESMS3) [offset_TU = F0h]
.........................................
26-87. Clear on Event to System Memory Reset 3 (CESMR3) [offset_TU = F4h]
......................................
26-88. Clear on Event to System Memory Set 4 (CESMS4) [offset_TU = F8h]
.........................................
26-89. Clear on Event to System Memory Reset 4 (CESMR4) [offset_TU = FCh]
.....................................
26-90. Transfer to System Memory Interrupt Enable Set 1 (TSMIES1) [offset_TU = 100h]
...........................
26-91. Transfer to System Memory Interrupt Enable Reset 1 (TSMIER1) [offset_TU = 104h]
........................
26-92. Transfer to System Memory Interrupt Enable Set 2 (TSMIES2) [offset_TU = 108h]
...........................
26-93. Transfer to System Memory Interrupt Enable Reset 2 (TSMIER2) [offset_TU = 10Ch]
.......................
26-94. Transfer to System Memory Interrupt Enable Set 3 (TSMIES3) [offset_TU = 110h]
...........................
26-95. Transfer to System Memory Interrupt Enable Reset 3 (TSMIER3) [offset_TU = 114h]
........................
26-96. Transfer to System Memory Interrupt Enable Set 4 (TSMIES4) [offset_TU = 118h]
...........................
26-97. Transfer to System Memory Interrupt Enable Reset 4 (TSMIER4) [offset_TU = 11Ch]
.......................
26-98. Transfer to Communication Controller Interrupt Enable Set 1 (TCCIES1) [offset_TU = 120h]
...............
26-99. Transfer to Communication Controller Interrupt Enable Reset 1 (TCCIER1) [offset_TU = 124h]
............
26-100. Transfer to Communication Controller Interrupt Enable Set 2 (TCCIES2) [offset_TU = 128h]
..............
26-101. Transfer to Communication Controller Interrupt Enable Reset 2 (TCCIER2) [offset_TU = 12Ch]
..........
26-102. Transfer to Communication Controller Interrupt Enable Set 3 (TCCIES3) [offset_TU = 130h]
..............
26-103. Transfer to Communication Controller Interrupt Enable Reset 3 (TCCIER3) [offset_TU = 134h]
...........
26-104. Transfer to Communication Controller Interrupt Enable Set 4 (TCCIES4) [offset_TU = 138h]
..............
26-105. Transfer to Communication Controller Interrupt Enable Reset 4 (TCCIER4) [offset_TU = 13Ch]
..........
26-106. Transfer Configuration RAM (TCR) [offset_TU_RAM = 0000h - 01FFh]
.......................................
26-107. ECC Information in TCR ECC Test Mode [offset_TU_RAM = 200h-3FCh]
....................................
26-108. Message Buffer Assignment
..........................................................................................
26-109. ECC Control Register (ECC_CTRL) [offset_CC = 00h]
..........................................................
26-110. ECC Diagnostic Status Register (ECCDSTAT) [offset_CC = 04h]
..............................................
26-111. ECC Test Register (ECCTEST) [offset_CC = 08h]
................................................................
26-112. Single-Bit Error Status Register (SBESTAT) [offset_CC = 0Ch]
................................................
26-113. Test Register 1 (TEST1) [offset_CC = 10h]
........................................................................
26-114. Test Register 2 (TEST2) [offset_CC = 14h]
........................................................................
26-115. Test Mode Access to Communication Controller RAM Blocks
..................................................
26-116. Lock Register (LCK) [offset_CC = 1Ch]
.............................................................................
26-117. Error Interrupt Register (EIR) [offset_CC = 20h]
...................................................................
26-118. Status Interrupt Register (SIR) [offset_CC = 24h]
.................................................................
26-119. Error Interrupt Line Select Register (EILS) [offset_CC = 28h]
...................................................