84
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
20-89. DMA Memory Protection Region 7 Start Address Register (DMAMPR7S) Field Descriptions
.................
20-90. DMA Memory Protection Region 7 End Address Register (DMAMPR7E) Field Descriptions
..................
20-91. DMA Single-Bit ECC Control Register (DMASECCCTRL) Field Description
.....................................
20-92. DMA ECC Single-Bit Error Address Register (DMAECCSBE) Field Descriptions
...............................
20-93. FIFO A Status Register (FIFOASTAT) Field Descriptions
..........................................................
20-94. FIFO B Status Register (FIFOBSTAT) Field Descriptions
..........................................................
20-95. DMA Request Polarity Select Register (DMAREQPS1) Field Descriptions
.......................................
20-96. DMA Request Polarity Select Register (DMAREQPS1) Field Descriptions
.......................................
20-97. Transaction Parity Error Event Control Register (TERECTRL) Field Descriptions
..............................
20-98. TER Event Flag Register (TERFLAG) Field Descriptions
...........................................................
20-99. TER Event Channel Offset Register (TERROFFSET) Field Descriptions
.........................................
20-100. Initial Source Address Register (ISADDR) Field Descriptions
.....................................................
20-101. Initial Destination Address Register (IDADDR) Field Descriptions
...............................................
20-102. Initial Transfer Count Register (ITCOUNT) Field Descriptions
....................................................
20-103. Channel Control Register (CHCTRL) Field Descriptions
...........................................................
20-104. Element Index Offset Register (EIOFF) Field Descriptions
.......................................................
20-105. Frame Index Offset Register (FIOFF) Field Descriptions
..........................................................
20-106. Current Source Address Register (CSADDR) Field Descriptions
................................................
20-107. Current Destination Address Register (CDADDR) Field Descriptions
............................................
20-108. Current Transfer Count Register (CTCOUNT) Field Descriptions
................................................
21-1.
EMIF Pins Used to Access Both SDRAM and Asynchronous Memories
.........................................
21-2.
EMIF Pins Specific to SDRAM
..........................................................................................
21-3.
EMIF Pins Specific to Asynchronous Memory
........................................................................
21-4.
EMIF SDRAM Commands
...............................................................................................
21-5.
Truth Table for SDRAM Commands
...................................................................................
21-6.
16-bit EMIF Address Pin Connections
.................................................................................
21-7.
Description of the SDRAM Configuration Register (SDCR)
.........................................................
21-8.
Description of the SDRAM Refresh Control Register (SDRCR)
....................................................
21-9.
Description of the SDRAM Timing Register (SDTIMR)
..............................................................
21-10. Description of the SDRAM Self Refresh Exit Timing Register (SDSRETR)
......................................
21-11. SDRAM LOAD MODE REGISTER Command
........................................................................
21-12. Refresh Urgency Levels
.................................................................................................
21-13. Mapping from Logical Address to EMIF Pins for 16-bit SDRAM
...................................................
21-14. Normal Mode vs. Select Strobe Mode
.................................................................................
21-15. Description of the Asynchronous
m
Configuration Register (CE
n
CFG)
...........................................
21-16. Description of the Asynchronous Wait Cycle Configuration Register (AWCC)
..................................
21-17. Description of the EMIF Interrupt Mask Set Register (INTMSKSET)
..............................................
21-18. Description of the EMIF Interrupt Mast Clear Register (INTMSKCLR)
............................................
21-19. Asynchronous Read Operation in Normal Mode
.....................................................................
21-20. Asynchronous Write Operation in Normal Mode
.....................................................................
21-21. Asynchronous Read Operation in Select Strobe Mode
..............................................................
21-22. Asynchronous Write Operation in Select Strobe Mode
..............................................................
21-23. Interrupt Monitor and Control Bit Fields
................................................................................
21-24. External Memory Interface (EMIF) Registers
.........................................................................
21-25. Module ID Register (MIDR) Field Descriptions
.......................................................................
21-26. Asynchronous Wait Cycle Configuration Register (AWCCR) Field Descriptions
.................................
21-27. SDRAM Configuration Register (SDCR) Field Descriptions
........................................................
21-28. SDRAM Refresh Control Register (SDRCR) Field Descriptions
...................................................
21-29. Asynchronous
n
Configuration Register (CE
n
CFG) Field Descriptions
...........................................