64
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
30-25. SCI Pin I/O Control Register 3 (SCIPIO3) [offset = 48h]
...........................................................
30-26. SCI Pin I/O Control Register 4 (SCIPIO4) [offset = 4Ch]
.........................................................
30-27. SCI Pin I/O Control Register 5 (SCIPIO5) [offset = 50h]
...........................................................
30-28. SCI Pin I/O Control Register 6 (SCIPIO6) [offset = 54h]
..........................................................
30-29. SCI Pin I/O Control Register 7 (SCIPIO7) [offset = 58h]
...........................................................
30-30. SCI Pin I/O Control Register 8 (SCIPIO8) [offset = 5Ch]
.........................................................
30-31. Input/Output Error Enable Register (IODFTCTRL) [offset = 90h]
.................................................
30-32. GPIO Functionality
......................................................................................................
31-1.
Multiple I2C Modules Connection Diagram
..........................................................................
31-2.
Simple I2C Block Diagram
.............................................................................................
31-3.
Clocking Diagram for the I2C Module
................................................................................
31-4.
Bit Transfer on the I2C Bus
............................................................................................
31-5.
I2C Module START and STOP Conditions
..........................................................................
31-6.
I2C Module Data Transfer
..............................................................................................
31-7.
I2C Module 7-Bit Addressing Format
.................................................................................
31-8.
I2C Module 10-bit Addressing Format
................................................................................
31-9.
I2C Module 7-Bit Addressing Format with Repeated START
.....................................................
31-10. I2C Module in Free Data Format
......................................................................................
31-11. Arbitration Procedure Between Two Master Transmitters
.........................................................
31-12. Synchronization of Two I2C Clock Generators During Arbitration
................................................
31-13. I2C Own Address Manager Register (I2COAR) [offset = 00]
.....................................................
31-14. I2C Interrupt Mask Register (I2CIMR) [offset = 04h]
...............................................................
31-15. I2C Status Register (I2CSR) [offset = 08h]
..........................................................................
31-16. I2C Clock Divider Low Register (I2CCKL) [offset = 0Ch]
..........................................................
31-17. I2C Clock Control High Register (I2CCKH) [offset = 10h]
.........................................................
31-18. I2C Data Count Register (I2CCNT) [offset = 14h]
..................................................................
31-19. I2C Data Receive Register (I2CDRR) [offset = 18h]
...............................................................
31-20. I2C Slave Address Register (I2CSAR) [offset = 1Ch]
..............................................................
31-21. I2C Data Transmit Register (I2CDXR) [offset = 20h]
...............................................................
31-22. I2C Mode Register (I2CMDR) [offset = 24h]
.........................................................................
31-23. Typical Timing Diagram of Repeat Mode
............................................................................
31-24. I2C Interrupt Vector Register (I2CIVR) [offset = 28h]
..............................................................
31-25. I2C Extended Mode Register (I2CEMDR) [offset = 2Ch]
..........................................................
31-26. I2C Prescale Register (I2CPSC) [offset = 30h]
.....................................................................
31-27. I2C Peripheral ID Register 1 (I2CPID1) [offset = 34h]
.............................................................
31-28. I2C Peripheral ID Register 2 (I2CPID2) [offset = 38h]
.............................................................
31-29. I2C DMA Control Register (I2CDMACR) [offset = 3Ch]
............................................................
31-30. I2C Pin Function Register (I2CPFNC) [offset = 48h]
...............................................................
31-31. I2C Pin Direction Register (I2CPDIR) [offset = 4Ch]
...............................................................
31-32. I2C Data Input Register (I2CDIN) [offset = 50h]
....................................................................
31-33. I2C Data Output Register (I2CDOUT) [offset 0x54]
................................................................
31-34. I2C Data Set Register (I2CDSET) [offset = 58h]
....................................................................
31-35. I2C Data Clear Register (I2CDCLR) [offset = 5Ch]
.................................................................
31-36. I2C Pin Open Drain Register (I2CPDR) [offset = 60h]
.............................................................
31-37. I2C Pull Disable Register (I2CPDIS) [offset = 64h]
.................................................................
31-38. I2C Pull Select Register (I2CPSEL) [offset = 68h]
..................................................................
31-39. I2C Pins Slew Rate Select Register (I2CSRS) [offset = 6Ch]
.....................................................
31-40. Difference between Normal Operation and Backward Compatibility Mode
......................................
32-1.
EMAC and MDIO Block Diagram
.....................................................................................