![Texas Instruments TMS570LC4357 Скачать руководство пользователя страница 21](http://html1.mh-extra.com/html/texas-instruments/tms570lc4357/tms570lc4357_technical-reference-manual_1095607021.webp)
21
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
27.8.11
Storing Received Messages in FIFO Buffers
............................................................
27.8.12
Reading from a FIFO Buffer
...............................................................................
27.9
CAN Message Transfer
................................................................................................
27.9.1
Automatic Retransmission
...................................................................................
27.9.2
Auto-Bus-On
...................................................................................................
27.10
Interrupt Functionality
..................................................................................................
27.10.1
Message Object Interrupts
.................................................................................
27.10.2
Status Change Interrupts
...................................................................................
27.10.3
Error Interrupts
...............................................................................................
27.11
Global Power Down Mode
.............................................................................................
27.11.1
Entering Global Power Down Mode
.......................................................................
27.11.2
Wakeup From Global Power Down Mode
................................................................
27.12
Local Power Down Mode
..............................................................................................
27.12.1
Entering Local Power Down Mode
........................................................................
27.12.2
Wakeup From Local Power Down
.........................................................................
27.13
GIO Support
.............................................................................................................
27.14
Test Modes
..............................................................................................................
27.14.1
Silent Mode
...................................................................................................
27.14.2
Loop Back Mode
.............................................................................................
27.14.3
External Loop Back Mode
..................................................................................
27.14.4
Loop Back Combined with Silent Mode
...................................................................
27.14.5
Software Control of CAN_TX Pin
..........................................................................
27.15
SECDED Mechanism
...................................................................................................
27.15.1
Behavior on Single-Bit Error
................................................................................
27.15.2
Behavior on Double-Bit Error
...............................................................................
27.15.3
SECDED Testing
............................................................................................
27.16
Debug/Suspend Mode
..................................................................................................
27.17
DCAN Control Registers
...............................................................................................
27.17.1
CAN Control Register (DCAN CTL)
.......................................................................
27.17.2
Error and Status Register (DCAN ES)
....................................................................
27.17.3
Error Counter Register (DCAN ERRC)
...................................................................
27.17.4
Bit Timing Register (DCAN BTR)
..........................................................................
27.17.5
Interrupt Register (DCAN INT)
.............................................................................
27.17.6
Test Register (DCAN TEST)
...............................................................................
27.17.7
Parity Error Code Register (DCAN PERR)
...............................................................
27.17.8
Core Release Register (DCAN REL)
.....................................................................
27.17.9
ECC Diagnostic Register (DCAN ECCDIAG)
............................................................
27.17.10
ECC Diagnostic Status Register (DCAN ECCDIAG STAT)
..........................................
27.17.11
ECC Control and Status Register (DCAN ECC CS)
...................................................
27.17.12
ECC Single-Bit Error Code Register (DCAN ECC SERR)
............................................
27.17.13
Auto-Bus-On Time Register (DCAN ABOTR)
..........................................................
27.17.14
Transmission Request X Register (DCAN TXRQ X)
..................................................
27.17.15
Transmission Request Registers (DCAN TXRQ12 to DCAN TXRQ78)
............................
27.17.16
New Data X Register (DCAN NWDAT X)
...............................................................
27.17.17
New Data Registers (DCAN NWDAT12 to DCAN NWDAT78)
......................................
27.17.18
Interrupt Pending X Register (DCAN INTPND X)
......................................................
27.17.19
Interrupt Pending Registers (DCAN INTPND12 to DCAN INTPND78)
.............................
27.17.20
Message Valid X Register (DCAN MSGVAL X)
........................................................
27.17.21
Message Valid Registers (DCAN MSGVAL12 to DCAN MSGVAL78)
..............................
27.17.22
Interrupt Multiplexer Registers (DCAN INTMUX12 to DCAN INTMUX78)
..........................
27.17.23
IF1/IF2 Command Registers (DCAN IF1CMD, DCAN IF2CMD)
.....................................
27.17.24
IF1/IF2 Mask Registers (DCAN IF1MSK, DCAN IF2MSK)
...........................................
27.17.25
IF1/IF2 Arbitration Registers (DCAN IF1ARB, DCAN IF2ARB)
......................................