89
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
24-2.
Triggered Control Packets
.............................................................................................
24-3.
DCP RAM
................................................................................................................
24-4.
DCP Parity RAM
.........................................................................................................
24-5.
Field Addresses of the WCAP, ECNT, PCNT Example
............................................................
24-6.
32-Bit-Transfer of Data Fields
.........................................................................................
24-7.
Destination Buffer Values
..............................................................................................
24-8.
64-Bit-Transfer of Control Field and Data Fields
....................................................................
24-9.
Destination Buffer Values
..............................................................................................
24-10. HTU Control Registers
..................................................................................................
24-11. Global Control Register (HTU GC) Field Descriptions
.............................................................
24-12. Control Packet Enable Register (HTU CPENA) Field Descriptions
..............................................
24-13. CPENA Write Results
...................................................................................................
24-14. CPENA Read Results
..................................................................................................
24-15. Control Packet (CP) Busy Register 0 (HTU BUSY0) Field Descriptions
.........................................
24-16. Control Packet (CP) Busy Register 1 (HTU BUSY1) Field Descriptions
.........................................
24-17. Control Packet (CP) Busy Register 2 (HTU BUSY2) Field Descriptions
.........................................
24-18. Control Packet (CP) Busy Register 3 (HTU BUSY3) Field Descriptions
.........................................
24-19. Active Control Packet and Error Register (HTU ACPE) Field Descriptions
.....................................
24-20. Request Lost and Bus Error Control Register (HTU RLBECTRL) Field Descriptions
..........................
24-21. Buffer Full Interrupt Enable Set Register (HTU BFINTS) Field Descriptions
....................................
24-22. Buffer Full Interrupt Enable Clear Register (HTU BFINTC) Field Descriptions
.................................
24-23. Interrupt Mapping Register (HTU INTMAP) Field Descriptions
...................................................
24-24. Interrupt Offset Register 0 (HTU INTOFF0) Field Descriptions
...................................................
24-25. Interrupt Offset Register 1 (HTU INTOFF1) Field Descriptions
...................................................
24-26. Buffer Initialization Mode Register (HTU BIM) Field Descriptions
................................................
24-27. Buffer Initialization
.......................................................................................................
24-28. Request Lost Flag Register (HTU RLOSTFL) Field Descriptions
................................................
24-29. Buffer Full Interrupt Flag Register (HTU BFINTFL) Field Descriptions
..........................................
24-30. BER Interrupt Flag Register (HTU BERINTFL) Field Descriptions
...............................................
24-31. Memory Protection 1 Start Address Register (HTU MP1S) Field Descriptions
.................................
24-32. Memory Protection 1 End Address Register (HTU MP1E) Field Descriptions
..................................
24-33. Debug Control Register (HTU DCTRL) Field Descriptions
........................................................
24-34. Watch Point Register (HTU WPR) Field Descriptions
..............................................................
24-35. Watch Mask Register (HTU WMR) Field Descriptions
.............................................................
24-36. Module Identification Register (HTU ID) Field Descriptions
.......................................................
24-37. Parity Control Register (HTU PCR) Field Descriptions
.............................................................
24-38. Parity Address Register (HTU PAR) Field Descriptions
...........................................................
24-39. Memory Protection Control and Status Register (HTU MPCS) Field Descriptions
.............................
24-40. Memory Protection 0 Start Address Register (HTU MP0S) Field Descriptions
.................................
24-41. Memory Protection End Address Register (HTU MP0E) Field Descriptions
....................................
24-42. Double Control Packet Memory Map
.................................................................................
24-43. Initial Full Address A Register (HTU IFADDRA) Field Descriptions
..............................................
24-44. Initial Full Address B Register (HTU IFADDRB) Field Descriptions
..............................................
24-45. Initial N2HET Address and Control Register (HTU IHADDRCT) Field Descriptions
...........................
24-46. Initial Transfer Count Register (HTU ITCOUNT) Field Descriptions
.............................................
24-47. Current Full Address A Register (HTU CFADDRA) Field Descriptions
..........................................
24-48. Current Full Address B Register (HTU CFADDRB) Field Descriptions
..........................................
24-49. Current Frame Count Register (HTU CFCOUNT) Field Descriptions
............................................
24-50. Application Examples for Setting the Transfer Modes of CP A and B of a DCP
...............................