90
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
25-1.
GIO Control Registers
..................................................................................................
25-2.
GIO Global Control Register (GIOGCR0) Field Descriptions
.....................................................
25-3.
GIO Interrupt Detect Register (GIOINTDET) Field Descriptions
..................................................
25-4.
GIO Interrupt Polarity Register (GIOPOL) Field Descriptions
.....................................................
25-5.
GIO Interrupt Enable Set Register (GIOENASET) Field Descriptions
...........................................
25-6.
GIO Interrupt Enable Clear Register (GIOENACLR) Field Descriptions
.........................................
25-7.
GIO Interrupt Priority Register (GIOLVLSET) Field Descriptions
.................................................
25-8.
GIO Interrupt Priority Register (GIOLVLCLR) Field Descriptions
.................................................
25-9.
GIO Interrupt Flag Register (GIOFLG) Field Descriptions
.........................................................
25-10. GIO Offset 1 Register (GIOOFF1) Field Descriptions
..............................................................
25-11. GIO Offset 2 Register (GIOOFF2) Field Descriptions
..............................................................
25-12. GIO Emulation 1 Register (GIOEMU1) Field Descriptions
........................................................
25-13. GIO Emulation 2 Register (GIOEMU2) Field Descriptions
........................................................
25-14. GIO Data Direction Registers (GIODIR[A-B]) Field Descriptions
.................................................
25-15. GIO Data Input Registers (GIODIN[A-B]) Field Descriptions
......................................................
25-16. GIO Data Output Registers (GIODOUT[A-B]) Field Descriptions
.................................................
25-17. GIO Data Set Registers (GIODSET[A-B]) Field Descriptions
.....................................................
25-18. GIO Data Clear Registers (GIODCLR[A-B]) Field Descriptions
...................................................
25-19. GIO Open Drain Registers (GIOPDR[A-B]) Field Descriptions
...................................................
25-20. GIO Pull Disable Registers (GIOPULDIS[A-B]) Field Descriptions
..............................................
25-21. GIO Pull Select Registers (GIOPSL[A-B]) Field Descriptions
.....................................................
25-22. Output Buffer and Pull Control Behavior for GIO Pins
.............................................................
26-1.
FlexRay Address Range Table
........................................................................................
26-2.
FlexRay Transfer Unit Event Trigger Conditions
....................................................................
26-3.
Mirroring Address Mapping
............................................................................................
26-4.
Mirroring Address Mapping
............................................................................................
26-5.
Error Modes of the POC (Degradation Model)
......................................................................
26-6.
State Transitions of Communication Controller Overall State Machine
..........................................
26-7.
State Transitions WAKEUP
............................................................................................
26-8.
Definition of Cycle Set
..................................................................................................
26-9.
Examples for Valid Cycle Sets
........................................................................................
26-10. Channel Filtering Configuration
.......................................................................................
26-11. Scan of Message RAM
.................................................................................................
26-12. Assignment of Input Buffer Command Mask Bits
...................................................................
26-13. Assignment of Input Buffer Command Request Bits
...............................................................
26-14. Assignment of Output Buffer Command Mask Bits
.................................................................
26-15. Assignment of Output Buffer Command Request Bits
.............................................................
26-16. Module Interrupt Flags and Interrupt Line Enable
..................................................................
26-17. Assignment of FlexRay Configuration Parameters
.................................................................
26-18. Transfer Unit Registers
.................................................................................................
26-19. Global Static Number 0 (GSN0) Field Descriptions
................................................................
26-20. Global Static Number 1 (GSN1) Field Descriptions
................................................................
26-21. Global Control Set/Reset (GCS/R) Field Descriptions
.............................................................
26-22. Transfer Status Current Buffer (TSCB) Field Descriptions
........................................................
26-23. Last Transferred Buffer to Communication Controller (LTBCC) Field Descriptions
............................
26-24. Last Transferred Buffer to System Memory (LTBSM) Field Descriptions
........................................
26-25. Transfer Base Address (TBA) Field Descriptions
...................................................................
26-26. Next Transfer Base Address (NTBA) Field Descriptions
...........................................................
26-27. Base Address of Mirrored Status (BAMS) Field Descriptions
.....................................................