RTC_C Registers
830
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Real-Time Clock (RTC_C)
20.3.27 RTCPS0CTL Register
Real-Time Clock Prescale Timer 0 Control Register
(1)
The configuration of these bits is retained during LPM3.5 until LOCKBKUP is cleared, but not the register bits themselves; therefore,
reconfiguration is required after wake-up from LPM3.5 before clearing LOCKBKUP.
Figure 20-29. RTCPS0CTL Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
RT0IP
(1)
RT0PSIE
RT0PSIFG
r0
r0
r0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 20-28. RTCPS0CTL Register Description
Bit
Field
Type
Reset
Description
15-5
Reserved
R
0h
Reserved. Always reads as 0.
4-2
RT0IP
RW
0h
Prescale timer 0 interrupt interval
000b = Divide by 2
001b = Divide by 4
010b = Divide by 8
011b = Divide by 16
100b = Divide by 32
101b = Divide by 64
110b = Divide by 128
111b = Divide by 256
1
RT0PSIE
RW
0h
Prescale timer 0 interrupt enable
0b = Interrupt not enabled
1b = Interrupt enabled (LPM3/LPM3.5 wake-up enabled)
0
RT0PSIFG
RW
0h
Prescale timer 0 interrupt flag. This interrupt can be used as an LPM3 or LPM3.5
wake-up event.
0b = No time event occurred
1b = Time event occurred