RSTCTL Registers
265
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Reset Controller (RSTCTL)
3.3.7 RSTCTL_SOFTRESET_SET Register (offset = 18h)
Soft Reset Status Set Register
Figure 3-8. RSTCTL_SOFTRESET_SET Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SRC1
5
SRC1
4
SRC1
3
SRC1
2
SRC1
1
SRC1
0
SRC9
SRC8
SRC7
SRC6
SRC5
SRC4
SRC3
SRC2
SRC1
SRC0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Table 3-8. RSTCTL_SOFTRESET_SET Register Description
Bit
Field
Type
Reset
Description
31-16
Reserved
R
0h
Reserved. Always reads 0h
15
SRC15
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
14
SRC14
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
13
SRC13
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
12
SRC12
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
11
SRC11
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
10
SRC10
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
9
SRC9
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
8
SRC8
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
7
SRC7
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
6
SRC6
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
5
SRC5
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
4
SRC4
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
3
SRC3
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
2
SRC2
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
1
SRC1
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.
0
SRC0
W
0h
Write 1 sets the corresponding bit in the RSTCTL_SOFTRESET_STAT (and
initiates a Soft Reset). Write 0 has no effect.