Functional Peripherals Registers
134
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.4.4
STCR Register (Offset = 1Ch)
STCR is shown in
and described in
.
SysTick Calibration Value Register. Use the SysTick Calibration Value Register to enable software to
scale to any required speed using divide and multiply.
Figure 2-50. STCR Register
31
30
29
28
27
26
25
24
NOREF
SKEW
RESERVED
R-
R-
R-
23
22
21
20
19
18
17
16
TENMS
R-
15
14
13
12
11
10
9
8
TENMS
R-
7
6
5
4
3
2
1
0
TENMS
R-
Table 2-57. STCR Register Field Descriptions
Bit
Field
Type
Reset
Description
31
NOREF
R
Undefined
Reads as one. Indicates that no separate reference clock is
provided.
30
SKEW
R
Undefined
Reads as one. The calibration value is not exactly 10ms because of
clock frequency. This could affect its suitability as a software real
time clock.
29-24
RESERVED
R
Undefined
23-0
TENMS
R
Undefined
Reads as zero. Indicates calibration value is not known.