Functional Peripherals Registers
119
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.7
ICPR0 Register (Offset = 280h) [reset = 00000000h]
ICPR0 is shown in
and described in
Irq 0 to 31 Clear Pending Register. Use the Interrupt Clear-Pending Registers to clear pending interrupts
and determine which interrupts are currently pending.
Figure 2-26. ICPR0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CLRPEND
R/W-0h
Table 2-32. ICPR0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CLRPEND
R/W
0h
Writing 0 to a CLRPEND bit has no effect, writing 1 to a bit clears
the corresponding pending interrupt. Reading the bit returns its
current state.
2.4.3.8
ICPR1 Register (Offset = 284h) [reset = 00000000h]
ICPR1 is shown in
and described in
Irq 32 to 63 Clear Pending Register. Use the Interrupt Clear-Pending Registers to clear pending interrupts
and determine which interrupts are currently pending.
Figure 2-27. ICPR1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CLRPEND
R/W-0h
Table 2-33. ICPR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CLRPEND
R/W
0h
Writing 0 to a CLRPEND bit has no effect, writing 1 to a bit clears
the corresponding pending interrupt. Reading the bit returns its
current state.