0h
0FFFFh
TAIFG
Output Mode 1: Set
Output Mode 2: Toggle/Reset
Output Mode 3: Set/Reset
Output Mode 4: Toggle
Output Mode 5: Reset
Output Mode 6: Toggle/Set
Output Mode 7: Reset/Set
TAxCCR0
TAxCCR2
EQU2
TAIFG
Interrupt Events
EQU2
EQU0
EQU2
EQU2
EQU0
Timer_A Operation
794
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Timer_A
19.2.5.1.3 Output Example – Timer in Up/Down Mode
The OUTn signal changes when the timer equals TAxCCRn in either count direction and when the timer
equals TAxCCR0, depending on the output mode.
shows an example using TAxCCR0 and
TAxCCR2.
Figure 19-14. Output Example – Timer in Up/Down Mode
NOTE:
Switching between output modes
When switching between output modes, one of the OUTMOD bits should remain set during
the transition, unless switching to mode 0. Otherwise, output glitching can occur, because a
NOR gate decodes output mode 0. A safe method for switching between output modes is to
use output mode 7 as a transition state: