SYSCTL Registers
298
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller (SYSCTL)
4.11.3 SYS_WDTRESET_CTL Register (offset = 0008h)
Watchdog Reset Control Register. Controls the class of reset generated by the WDT events.
Figure 4-11. SYS_WDTRESET_CTL Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
VIOLA
TION
TIMEO
UT
r
r
r
r
r
r
r
r
r
r
r
r
r
r
rw-1
rw-1
Table 4-14. SYS_WDTRESET_CTL Register Description
Bit
Field
Type
Reset
Description
31-2
Reserved
R
0h
Reserved. Reads return 0h
1
VIOLATION
RW
1h
0b = WDT password violation event generates Soft reset
1b = WDT password violation event generates Hard reset
0
TIMEOUT
RW
1h
0b = WDT timeout event generates Soft reset
1b = WDT timeout event generates Hard reset