Functional Peripherals Registers
123
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.15 IPR4 Register (Offset = 410h) [reset = 00000000h]
IPR4 is shown in
and described in
Irq 16 to 19 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-34. IPR4 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_19
RESERVED
PRI_18
RESERVED
PRI_17
RESERVED
PRI_16
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-40. IPR4 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_19
R/W
0h
Priority of interrupt 19
24-28
RESERVED
R
0h
23-21
PRI_18
R/W
0h
Priority of interrupt 18
16-20
RESERVED
R
0h
15-13
PRI_17
R/W
0h
Priority of interrupt 17
8-12
RESERVED
R
0h
7-5
PRI_16
R/W
0h
Priority of interrupt 16
0-4
RESERVED
R
0h
2.4.3.16 IPR5 Register (Offset = 414h) [reset = 00000000h]
IPR5 is shown in
and described in
Irq 20 to 23 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-35. IPR5 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_23
RESERVED
PRI_22
RESERVED
PRI_21
RESERVED
PRI_20
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-41. IPR5 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_23
R/W
0h
Priority of interrupt 23
24-28
RESERVED
R
0h
23-21
PRI_22
R/W
0h
Priority of interrupt 22
16-20
RESERVED
R
0h
15-13
PRI_21
R/W
0h
Priority of interrupt 21
8-12
RESERVED
R
0h
7-5
PRI_20
R/W
0h
Priority of interrupt 20
0-4
RESERVED
R
0h