LCD_F Registers
1025
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
LCD_F Controller
27.3.3 LCDVCTL Register
LCD_F Voltage Control Register
NOTE: Settings for LCDREXT, R03EXT, LCDEXTBIAS and LCD2B should be changed only while LCDON
= 0.
Figure 27-17. LCDVCPCTL Register
31
30
29
28
27
26
25
24
Reserved
rw-0
r0
r0
r0
r0
r0
r0
r0
23
22
21
20
19
18
17
16
Reserved
r0
r0
r0
r0
r0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
rw-0
rw-0
rw-0
rw-0
r0
7
6
5
4
3
2
1
0
LCDREXT
R03EXT
LCDEXTBIAS
Reserved
LCD2B
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 27-10. LCDVCTL Register Description
Bit
Field
Type
Reset
Description
31
Reserved
RW
0h
Reserved
30-19
Reserved
R
0h
Reserved
18-16
Reserved
RW
0h
Reserved
15-13
Reserved
R
0h
Reserved
12-9
Reserved
RW
0h
Reserved
8
Reserved
R
0h
Reserved
7
LCDREXT
RW
0h
V2 to V4 voltage on external Rx3 pins. This bit selects the external connections
for voltages V2 to V4 with internal bias generation (LCDEXTBIAS = 0). The bit is
don't care if external biasing is selected (LCDEXTBIAS = 1).
NOTE: Should be changed only while LCDON = 0.
0b = Internally generated V2 to V4 are not switched to pins (LCDEXTBIAS = 0)
1b = Internally generated V2 to V4 are switched to pins (LCDEXTBIAS = 0)
6
R03EXT
RW
0h
V5 voltage select. This bit selects the external connection for the lowest LCD
voltage. R03EXT is ignored if there is no R03 pin available.
NOTE: Should be changed only while LCDON = 0.
0b = V5 is VSS
1b = V5 is sourced from the R03 pin
5
LCDEXTBIAS
RW
0h
V2 to V4 voltage select. This bit selects the generation for voltages V2 to V4.
NOTE: Should be changed only while LCDON = 0.
0b = V2 to V4 are generated internally
1b = V2 to V4 are sourced externally and the internal bias generator is switched
off
4-1
Reserved
RW
0h
Reserved
0
LCD2B
RW
0h
NOTE: Should be changed only while LCDON = 0.
Bias select. LCD2B is ignored in static mode
For 2-mux to 4-mux modes:
0b = 1/3 bias
1b = 1/2 bias
For 5-mux to 8-mux modes:
0b = 1/3 bias
1b = 1/4 bias