ADC14 Registers
861
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
Table 22-5. ADC14CTL0 Register Description (continued)
Bit
Field
Type
Reset
Description
24-22
ADC14DIVx
RW
0h
ADC14 clock divider.
Can be modified only when ADC14ENC = 0.
000b = /1
001b = /2
010b = /3
011b = /4
100b = /5
101b = /6
110b = /7
111b = /8
21-19
ADC14SSELx
RW
0h
ADC14 clock source select.
Can be modified only when ADC14ENC = 0.
000b = MODCLK
001b = SYSCLK
010b = ACLK
011b = MCLK
100b = SMCLK
101b = HSMCLK
110b = Reserved
111b = Reserved
18-17
ADC14CONSEQx
RW
0h
ADC14 conversion sequence mode select
Can be modified only when ADC14ENC = 0.
00b = Single-channel, single-conversion
01b = Sequence-of-channels
10b = Repeat-single-channel
11b = Repeat-sequence-of-channels
16
ADC14BUSY
R
0h
ADC14 busy. This bit indicates an active sample or conversion operation.
0b = No operation is active.
1b = A sequence, sample, or conversion is active
.
15-12
ADC14SHT1x
RW
0h
ADC14 sample-and-hold time for Pulse Sample Mode (ADC14SHP =1). These
bits define the number of ADC14CLK cycles in the sampling period for registers
ADC14MEM8 to ADC14MEM23.
Can be modified only when ADC14ENC = 0.
0000b = 4
0001b = 8
0010b = 16
0011b = 32
0100b = 64
0101b = 96
0110b = 128
0111b = 192
1000b to 1111b = Reserved
Note: The sample-and-hold time in extended sample mode (ADC14SHP = 0) is
determined by SAMPCON signal duration, which is driven by the SHI signal (see
). See the device-specific data sheet for minimum sampling time.