Functional Peripherals Registers
121
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.11 IPR0 Register (Offset = 400h) [reset = 00000000h]
IPR0 is shown in
and described in
Irq 0 to 3 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of the
available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-30. IPR0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_3
RESERVED
PRI_2
RESERVED
PRI_1
RESERVED
PRI_0
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-36. IPR0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_3
R/W
0h
Priority of interrupt 3
24-28
RESERVED
R
0h
23-21
PRI_2
R/W
0h
Priority of interrupt 2
16-20
RESERVED
R
0h
15-13
PRI_1
R/W
0h
Priority of interrupt 1
8-12
RESERVED
R
0h
7-5
PRI_0
R/W
0h
Priority of interrupt 0
0-4
RESERVED
R
0h
2.4.3.12 IPR1 Register (Offset = 404h) [reset = 00000000h]
IPR1 is shown in
and described in
Irq 4 to 7 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of the
available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-31. IPR1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_7
RESERVED
PRI_6
RESERVED
PRI_5
RESERVED
PRI_4
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-37. IPR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_7
R/W
0h
Priority of interrupt 7
24-28
RESERVED
R
0h
23-21
PRI_6
R/W
0h
Priority of interrupt 6
16-20
RESERVED
R
0h
15-13
PRI_5
R/W
0h
Priority of interrupt 5
8-12
RESERVED
R
0h
7-5
PRI_4
R/W
0h
Priority of interrupt 4
0-4
RESERVED
R
0h